Author:
Arunabala Dr. C., ,Lohithakshi A.,Jyothsna D.,Pranathi CH.,Navaneetha A., , , ,
Abstract
This Project details about the design of D Flip Flop (DFPFP). This D Flip Flop circuit is analyzed by using the supply voltage level methods. These methods are used mainly to suppress the power consumption caused due to leakage currents. In addition, because of this implemented technique, the time taken for battery backup, and the supply voltage given at standby mode gets minimized. The projected circuit uses a smaller number of transistors, such that power consumption and leakage currents are in prior limit. Mainly, the CMOS D Flip Flops are designed to use them in binary counters, shift registers, Analog and Digital circuit designs. And this circuit design is implemented in 45nm CMOS Technology Cadence Virtuoso Tool.
Publisher
Blue Eyes Intelligence Engineering and Sciences Engineering and Sciences Publication - BEIESP
Subject
Electrical and Electronic Engineering,Mechanics of Materials,Civil and Structural Engineering,General Computer Science
Cited by
2 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献
1. Analysis of a Low-Power Full Adder and Half Adder Using a New Adiabatic Logic;2023 26th International Conference on Computer and Information Technology (ICCIT);2023-12-13
2. Comparative Analysis of a Proposed Low-Power Adiabatic NOR Gate;2023 26th International Conference on Computer and Information Technology (ICCIT);2023-12-13