Affiliation:
1. Department of ECE, GMR Institute of Technology (Autonomous), Rajam, India
2. Department of ECE, Gayatri Vidya Parishad College of Engineering (Autonomous), Visakhapatnam, India
3. Department of Mechanical Engineering, WOLLO University, Kombolcha Institute of Technology, Kombolcha, Post Box No. 208, Ethiopia
Abstract
The major motivation behind transistor scaling is the requirement for high-speed transistors with lower fabrication costs. When the fin thickness or breadth is smaller than 10 nm in a trigate FET, charges travel in a nonconfined fashion, resulting in the creation of energy subbands and causing volume inversion. In comparison to the carrier near a surface inversion layer, volume inversion experiences less interface scattering. In large-scale integrations, we have focused on developing a 3D model for surface potential by establishing the three-dimensional Poison’s equation and building a unique fin field-effect transistor (FinFET) structure. In this context, there is a growing interest in developing a low-cost, simple solution that combines plastic (polymer) as a substrate and organic materials to create electronics such as monitors and sensors. The research examines characteristics such as silicon width, oxide thickness, doping concentration, metal work-function about gate, and various surface potentials. For different circuit configurations, it also examines the DC and AC characteristics of the FinFET structure. A differential amplifier is built for RF application based on the device specifications. This work is aimed at improving the semiconductor design structure by adjusting device parameters, analyzing the results, establishing the best FinFET device preferences, and selecting an application for the optimized device. The 3D Poisson’s equation may be used to create an analytical model of a trigate nanosize FinFET, which can then be tested using a TCAD simulator. By constructing such a FinFET, we can structure and analyze various electrostatic parameters. To facilitate the creation of FinFET-based circuits, including product development, a novel transistor needs a creative device basis. The infrastructure’s support denotes a computationally advantageous numerical model that accurately depicts a FinFET. The work presents a compact model for semiconductor manufacturing that permits separate IC productions while achieving higher levels of excellence and using less power. The design outperforms the CMOS by 22.7% in gain, 31.48% in power consumption, and 12.72% in CMRR, while operating at a 5 GHz unity gain frequency.
Cited by
9 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献
1. Design of low delay low power hybrid logic based flip-flop using FinFET;e-Prime - Advances in Electrical Engineering, Electronics and Energy;2024-09
2. Design of improved write and read performance 12T sram cell with leakage power control technique;e-Prime - Advances in Electrical Engineering, Electronics and Energy;2024-06
3. Design of SRAM Cell Using FinFET for Low Power Applications;2024 7th International Conference on Devices, Circuits and Systems (ICDCS);2024-04-23
4. Performance Analysis of FinFET based Operational Amplifier at 20 nm gate Length;2024 IEEE International Conference on Interdisciplinary Approaches in Technology and Management for Social Innovation (IATMSI);2024-03-14
5. Design of Two-Stage Differential Op-Amp with Frequency Compensation;Lecture Notes in Electrical Engineering;2024