Study on BEOL Failures in a Chip by Shear Tests of Copper Pillar Bumps

Author:

Wang Lei12,Wang Jun3,Xiao Fei2

Affiliation:

1. Institute of Electronic and Electrical, Changzhou College of Information Technology, Changzhou 213164, Jiangsu, China;

2. Department of Materials Science, Fudan University, Shanghai 200433, China

3. Department of Materials Science, Fudan University, Shanghai 200433, China e-mail:

Abstract

A chip with 40 nm technology node and beyond generally incorporates low-k/ultra-low-k (LK/ULK) dielectric materials and copper traces in the back end of line (BEOL) to improve its electrical performance. Owing to the fragile low-k/ultra-low-k materials, the BEOL becomes vulnerable to external loads. When a copper pillar bump (CPB) above the BEOL sustains a shear force due to thermal mismatch between the components, failures occur in the microstructures of BEOL, especially in low-k materials. We fabricated CPBs on the chips and investigated fractures in the BEOL by a shear test approach. The shear speed and shear height are varied to examine their effects. The tested samples were analyzed via focused ion beam (FIB) and scanning electron microscope (SEM) to reveal the microstructures degradation or breaks in the BEOL, and they are classified into three kinds of failure modes. Assisted by a finite element analysis (FEA), the failure mechanism was explained and associated with the failure modes. The studies showed that the shear speed has a little influence on the maximum shear stress, but the increase of shear height leads to more fractures in the low-k materials. It indicated that decreasing the height of CPBs is helpful for reducing destruction risk of the BEOL under the thermomechanical loads. Based on a parametric study for shearing test simulation of a single CPB, the modulus and thickness of polyimide (PI) were found a larger impact on the stresses in the low-k material layer, but the modulus of low-k materials has a smaller effect on the stress. Generally, the shear test of a CPB can help to evaluate the integrity of BEOL in a chip.

Publisher

ASME International

Subject

Electrical and Electronic Engineering,Computer Science Applications,Mechanics of Materials,Electronic, Optical and Magnetic Materials

Cited by 7 articles. 订阅此论文施引文献 订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献

1. The characterization of low-k thin films and their fracture analysis in a WLCSP device;Microelectronics Reliability;2023-09

2. Wafer-level Sn-Ag-Cu/SiO2 Transient Liquid Phase Hybrid Bonding (TLP-HB) Technology;2023 24th International Conference on Electronic Packaging Technology (ICEPT);2023-08-08

3. A tensile test for freestanding low-k thin films using a lift-off technique;Microelectronic Engineering;2022-02

4. Shear test evaluation of the mechanical reliability of micro bumps in semiconductors;Microsystem Technologies;2021-11-18

5. A Novel Chip-Join Assembly Using Heterogeneous Sn-Ag Bumps;IEEE Transactions on Components, Packaging and Manufacturing Technology;2021-04

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3