Interfacial Delamination Near Solder Bumps and UBM in Flip-Chip Packages

Author:

Gu Yu1,Nakamura Toshio1,Chen William T.2,Cotterell Brian2

Affiliation:

1. Department of Mechanical Engineering, State University of New York at Stony Brook, Stony Brook, NY 11794

2. Institute of Materials Research and Engineering, 3 Research Link, Singapore 117602

Abstract

Using detailed finite element models, a fracture analysis of solder bumps and under bump metallurgy (UBM) in flip-chip packages is carried out. Our objective is to identify likely fracture modes and potential delamination sites at or near these microstructural components. In order to study flip-chips, whose dimension spans from sub-micron thickness UBM layers to several millimeters wide package, we have applied a multi-scale finite element analysis (MS-FEA) procedure. In this procedure, initially, deformation of whole thermally loaded package is analyzed. Then, the results are prescribed as the boundary conditions in a very detailed cell model, containing a single solder bump, to investigate micro-deformation surrounding UBM. Using the models with two different scales, accurate stress fields as well as fracture parameters of various interface cracks can be determined. The MS-FEA is ideally suited for the flip-chip packages since they contain many identical solder bumps. A cell model can be repeatedly used to probe stress and fracture behaviors at different locations. The computed results show high stress concentrations near the corners of solder bumps and UBM layers. Based on the energy release rate calculations, solder bumps located near the edge of chip are more likely to fail. However, our results also suggest possible delamination growth at solder bumps near the center of chip. In addition, we have observed increasing energy release rates for longer cracks, which implies a possibility of unstable crack growth.

Publisher

ASME International

Subject

Electrical and Electronic Engineering,Computer Science Applications,Mechanics of Materials,Electronic, Optical and Magnetic Materials

Reference15 articles.

1. Lau, J., 1996, Flip Chip Technologies, the McGraw-Hill, NY.

2. Rzepka, S., Korhonen, M. A., Meusel, E., and Li, C. Y., 1998, “The Effect of Underfill and Underfill Delamination on the Thermal Stress in Flip-Chip Solder Joints,” ASME J. Electron. Packag., 120, pp. 342–347.

3. Rzepka, S., Feustel, F., Meusel, E., Korhonen, M., and Li, C., 1998, “The Effect of Underfill Imperfections on the Reliability of Flip Chip Modules: FEM Simulations and Experiments,” Proceedings—Electronic Components & Technology Conference, pp. 362–370.

4. Wiegele, S., Thompson, P., Lee, R., and Ramsland, E., 1998, “Reliability and Process Characterization of Electroless Nickel-Gold/Solder Flip Chip Interconnect Technology,” Proceedings—Electronic Components & Technology Conference, pp. 861–866.

5. Lau, J. , 1993, “Thermal Fatigue Life Prediction of Flip Chip Solder Joints by Fracture Mechanics Method,” Eng. Fract. Mech., 45, No. 5, pp. 643–654.

Cited by 17 articles. 订阅此论文施引文献 订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3