Interfacial Delamination Near Solder Bumps and UBM in Flip-Chip Packages
Author:
Gu Yu1, Nakamura Toshio1, Chen William T.2, Cotterell Brian2
Affiliation:
1. Department of Mechanical Engineering, State University of New York at Stony Brook, Stony Brook, NY 11794 2. Institute of Materials Research and Engineering, 3 Research Link, Singapore 117602
Abstract
Using detailed finite element models, a fracture analysis of solder bumps and under bump metallurgy (UBM) in flip-chip packages is carried out. Our objective is to identify likely fracture modes and potential delamination sites at or near these microstructural components. In order to study flip-chips, whose dimension spans from sub-micron thickness UBM layers to several millimeters wide package, we have applied a multi-scale finite element analysis (MS-FEA) procedure. In this procedure, initially, deformation of whole thermally loaded package is analyzed. Then, the results are prescribed as the boundary conditions in a very detailed cell model, containing a single solder bump, to investigate micro-deformation surrounding UBM. Using the models with two different scales, accurate stress fields as well as fracture parameters of various interface cracks can be determined. The MS-FEA is ideally suited for the flip-chip packages since they contain many identical solder bumps. A cell model can be repeatedly used to probe stress and fracture behaviors at different locations. The computed results show high stress concentrations near the corners of solder bumps and UBM layers. Based on the energy release rate calculations, solder bumps located near the edge of chip are more likely to fail. However, our results also suggest possible delamination growth at solder bumps near the center of chip. In addition, we have observed increasing energy release rates for longer cracks, which implies a possibility of unstable crack growth.
Publisher
ASME International
Subject
Electrical and Electronic Engineering,Computer Science Applications,Mechanics of Materials,Electronic, Optical and Magnetic Materials
Reference15 articles.
1. Lau, J., 1996, Flip Chip Technologies, the McGraw-Hill, NY. 2. Rzepka, S., Korhonen, M. A., Meusel, E., and Li, C. Y., 1998, “The Effect of Underfill and Underfill Delamination on the Thermal Stress in Flip-Chip Solder Joints,” ASME J. Electron. Packag., 120, pp. 342–347. 3. Rzepka, S., Feustel, F., Meusel, E., Korhonen, M., and Li, C., 1998, “The Effect of Underfill Imperfections on the Reliability of Flip Chip Modules: FEM Simulations and Experiments,” Proceedings—Electronic Components & Technology Conference, pp. 362–370. 4. Wiegele, S., Thompson, P., Lee, R., and Ramsland, E., 1998, “Reliability and Process Characterization of Electroless Nickel-Gold/Solder Flip Chip Interconnect Technology,” Proceedings—Electronic Components & Technology Conference, pp. 861–866. 5. Lau, J.
, 1993, “Thermal Fatigue Life Prediction of Flip Chip Solder Joints by Fracture Mechanics Method,” Eng. Fract. Mech., 45, No. 5, pp. 643–654.
Cited by
17 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献
|
|