Methodology for Testing Key Parameters of Array-Level Small-Area Hafnium-Based Ferroelectric Capacitors Using Time-to-Digital Converter and Capacitance Calibration Circuits
-
Published:2023-09-27
Issue:10
Volume:14
Page:1851
-
ISSN:2072-666X
-
Container-title:Micromachines
-
language:en
-
Short-container-title:Micromachines
Author:
Zhang Donglin12, Yang Honghu3, Cao Yue4, Han Zhongze12, Liu Yixuan4ORCID, Wu Qiqiao4, Han Yongkang5, Jiang Haijun5, Yang Jianguo125ORCID
Affiliation:
1. Institute of Microelectronics of Chinese Academy of Sciences, Beijing 100029, China 2. School of Microelectronics, University of Chinese Academy of Sciences, Beijing 100049, China 3. School of Microelectronics, University of Science and Technology of China, Hefei 230026, China 4. School of Microelectronics, Fudan University, Shanghai 200433, China 5. Zhangjiang Lab, Shanghai 201210, China
Abstract
Hafnium-based ferroelectric memories are a promising approach to enhancing integrated circuit performance, offering advantages such as miniaturization, compatibility with CMOS technology, fast read and write speeds, non-volatility, and low power consumption. However, FeRAM (Ferroelectric Random Access Memory) still faces challenges related to endurance and retention susceptibility to process variations. Hence, testing and obtaining the core parameters of ferroelectric capacitors continuously is essential to investigate these phenomena and explore the potential solution. The traditional method for measuring ferroelectric capacitors has limitations in timing generation capability, introduces parasitic capacitance, and lacks accuracy for small-area capacitors. In this study, we analyzed the working principle of ferroelectric capacitors and designed a method to detect the remnant polarization, saturation polarization, and imprint offset of ferroelectric capacitors. Further, we further proposed a circuit implementation method. The proposed test circuit conquers these limitations and enables high-precision testing of ferroelectric capacitors, contributing to developing hafnium-based ferroelectric memories. The circuit includes a flip-readout circuit, a capacitance calibration circuit, and a voltage-to-time converter and time-to-digital converter (VTC&TDC) readout circuit. According to simulation results, the capacitance calibration circuit reduces the deviation of the capacitance by 84%, and the accuracy of the readout circuit is 5.91 bits, with a readout time of 150 ns and a power consumption of 1 mW. This circuit enables low-cost acquisition of array-level small-area ferroelectric capacitance data, which can guide subsequent device optimization and circuit design.
Funder
National Natural Science Foundation of China under Grants
Subject
Electrical and Electronic Engineering,Mechanical Engineering,Control and Systems Engineering
Reference22 articles.
1. Investigation of Recovery Phenomena in Hf0.5Zr0.5O2-Based 1T1C FeRAM;Okuno;IEEE J. Electron. Devices Soc.,2023 2. Reliability Study of 1T1C FeRAM Arrays with Hf0.5Zr0.5O2 Thickness Scaling;Okuno;IEEE J. Electron. Devices Soc.,2022 3. Saito, D., Kobayashi, T., Koga, H., Ronchi, N., Banerjee, K., Shuto, Y., Okuno, J., Konishi, K., Di Piazza, L., and Mallik, A. (2021, January 13–19). Analog In-memory Computing in FeFET-based 1T1R Array for Edge AI Applications. Proceedings of the 2021 Symposium on VLSI Circuits, Kyoto, Japan. 4. Okuno, J., Yonai, T., Kunihiro, T., Konishi, K., Materano, M., Ali, T., Lederer, M., Seidel, K., Mikolajick, T., and Schroeder, U. (2022, January 6–9). Demonstration of Fatigue and Recovery Phenomena in Hf0.5Zr0.5O2-based 1T1C FeRAM Memory Arrays. Proceedings of the 2022 6th IEEE Electron Devices Technology & Manufacturing Conference (EDTM), Oita, Japan. 5. Liao, P.J., Chang, Y.K., Lee, Y.-H., Lin, Y.M., Yeong, S.H., Hwang, R.L., Hou, V., Nien, C.H., Lu, R., and Lin, C.T. (2021, January 13–19). Characterization of Fatigue and Its Recovery Behavior in Ferroelectric HfZrO. Proceedings of the 2021 Symposium on VLSI Technology, Kyoto, Japan.
|
|