Asynchronous Floating-Point Adders and Communication Protocols: A Survey

Author:

Srivastava PallaviORCID,Chung EdwinORCID,Ozana StepanORCID

Abstract

Addition is the key operation in digital systems, and floating-point adder (FPA) is frequently used for real number addition because floating-point representation provides a large dynamic range. Most of the existing FPA designs are synchronous and their activities are coordinated by clock signal(s). However, technology scaling has imposed several challenges like clock skew, clock distribution, etc., on synchronous design due to presence of clock signal(s). Asynchronous design is an alternate approach to eliminate these challenges imposed by the clock, as it replaces the global clock with handshaking signals and utilizes a communication protocol to indicate the completion of activities. Bundled data and dual-rail coding are the most common communication protocols used in asynchronous design. All existing asynchronous floating-point adder (AFPA) designs utilize dual-rail coding for completion detection, as it allows the circuit to acknowledge as soon as the computation is done; while bundled data and synchronous designs utilizing single-rail encoding will have to wait for the worst-case delay irrespective of the actual completion time. This paper reviews all the existing AFPA designs and examines the effects of the selected communication protocol on its performance. It also discusses the probable outcome of AFPA designed using protocols other than dual-rail coding.

Funder

European Regional Development Fund

Publisher

MDPI AG

Subject

Electrical and Electronic Engineering,Computer Networks and Communications,Hardware and Architecture,Signal Processing,Control and Systems Engineering

Reference166 articles.

1. Numerical Computing with IEEE Floating Point Arithmetic;Overton,2001

2. What every computer scientist should know about floating-point arithmetic

3. Computer Arithmetic: Algorithms and Hardware Designs;Behrooz,2000

4. Design issues in division and other floating-point operations

Cited by 12 articles. 订阅此论文施引文献 订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献

1. Low power adders using  asynchronous pipelined modified low voltage MCML for signal processing and communication applications;Analog Integrated Circuits and Signal Processing;2024-01-11

2. Minimal Path Delay Leading Zero Counters on Xilinx FPGAs;Computational Science – ICCS 2023;2023

3. A Minimal Buffer Router with Level Encoded Dual Rail-Based Design of Network-on-Chip Architecture;Wireless Communications and Mobile Computing;2022-07-13

4. Simulations;Completion Detection in Asynchronous Circuits;2022

5. Architecture Optimisation Using Deterministic Completion Detection;Completion Detection in Asynchronous Circuits;2022

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3