Accelerating FPGA Routing Through Algorithmic Enhancements and Connection-aware Parallelization

Author:

Zhou Yun1,Vercruyce Dries1,Stroobandt Dirk1

Affiliation:

1. Ghent University, Technologiepark-Zwijnaarde, Ghent, Flanders, Belgium

Abstract

Routing is a crucial step in Field Programmable Gate Array (FPGA) physical design, as it determines the routes of signals in the circuit, which impacts the design implementation quality significantly. It can be very time-consuming to successfully route all the signals of large circuits that utilize many FPGA resources. Attempts have been made to shorten the routing runtime for efficient design exploration while expecting high-quality implementations. In this work, we elaborate on the connection-based routing strategy and algorithmic enhancements to improve the serial FPGA routing. We also explore a recursive partitioning-based parallelization technique to further accelerate the routing process. To exploit more parallelism by a finer granularity in both spatial partitioning and routing, a connection-aware routing bounding box model is proposed for the source-sink connections of the nets. It is built upon the location information of each connection’s source, sink, and the geometric center of the net that the connection belongs to, different from the existing net-based routing bounding box that covers all the pins of the entire net. We present that the proposed connection-aware routing bounding box is more beneficial for parallel routing than the existing net-based routing bounding box. The quality and runtime of the serial and multi-threaded routers are compared to the router in VPR 7.0.7. The large heterogeneous Titan23 designs that are targeted to a detailed representation of the Stratix IV FPGA are used for benchmarking. With eight threads, the parallel router using the connection-aware routing bounding box model reaches a speedup of 6.1× over the serial router in VPR 7.0.7, which is 1.24× faster than the one using the existing net-based routing bounding box model, while reducing the total wire-length by 10% and the critical path delay by 7%.

Funder

Bijzonder Onderzoeksfonds UGent

China Scholarship Council

Publisher

Association for Computing Machinery (ACM)

Subject

General Computer Science

Cited by 18 articles. 订阅此论文施引文献 订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献

1. CFPara: a combination of coarse and fine-grained FPGA parallel routing methods;International Conference on Image, Signal Processing, and Pattern Recognition (ISPP 2024);2024-06-13

2. An Open-Source Fast Parallel Routing Approach for Commercial FPGAs;Proceedings of the Great Lakes Symposium on VLSI 2024;2024-06-12

3. A Deterministic Concurrent-Routing Algorithm to Improve Wire Selection in FPGA Routing;2024 9th International Conference on Integrated Circuits, Design, and Verification (ICDV);2024-06-06

4. Solving the FPGA Routing Problem Using the Model of an Extended Mixed Routing Graph;Russian Microelectronics;2023-12

5. Parallel Routing for FPGA Using Improved Lagrange Heuristics with Sub-Gradient Method and Steiner Tree;Informacije MIDEM - Journal of Microelectronics, Electronic Components and Materials;2023-11-21

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3