UST/DME

Author:

Tsao Chung-wen Albert1,Koh Cheng-kok2

Affiliation:

1. Celestry Design Technologies, Inc., San Jose, CA

2. Purdue University, West Lafayette, IN

Abstract

In this article, we propose new approaches for solving the useful-skew tree (UST) routing problem [Xi and Dai 1997]: clock routing subject to general skew constraints. The clock layout synthesis engine of our UST algorithms is based on the deferred-merge embedding (DME) paradigm for the zero-skew tree (ZST) [Edahiro 1992; Chao et al. 1992] and bounded-skew tree (BST) [Cong and Koh 1995; Huang et al. 1995; Kahng and Tsao 1997; Cong et al. 1998] routings; hence, the names UST/DME and Greedy-UST/DME for our UST algorithms. Our novel contribution is that we simultaneously perform skew scheduling and tree routing so that each local skew range is incrementally refined to a skew value that minimizes the wirelength increase during the bottom-up merging phase of DME. As a result, not only is the skew schedule feasible, but also the wirelength increase is minimized at each merging step of clock tree construction. The experimental results show very encouraging improvement over the previous BST/DME algorithm on three ISCAS89 benchmarks under general skew constraints in terms of total routing wirelength.

Publisher

Association for Computing Machinery (ACM)

Subject

Electrical and Electronic Engineering,Computer Graphics and Computer-Aided Design,Computer Science Applications

Reference26 articles.

1. Zero skew clock routing with minimum wirelength;Chao T.-H.;IEEE Trans. Circ. Syst.,1992

2. Bounded-skew clock and Steiner routing

3. Cormen T. H. Leiserson C. E. and Rivest R. L. 1990. Introduction to Algorithms. Chapter 25.5 McGraw-Hill New York 539--543. Cormen T. H. Leiserson C. E. and Rivest R. L. 1990. Introduction to Algorithms. Chapter 25.5 McGraw-Hill New York 539--543.

Cited by 34 articles. 订阅此论文施引文献 订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献

1. GNN-based Multi-bit Flip-flop Clustering and Post-clustering Design Optimization for Energy-efficient 3D ICs;ACM Transactions on Design Automation of Electronic Systems;2023-09-08

2. Fully Microstrip Three-Port Circuit Bandpass NGD Design and Test;IEEE Design & Test;2023-02

3. Synchronization in VLSI;Graphs in VLSI;2022-06-30

4. Synthesis of Clock Networks with a Mode-Reconfigurable Topology;ACM Transactions on Design Automation of Electronic Systems;2022-03-08

5. Novel Tee-Shaped Topology Theory of Low- and High-Pass NGD Double-Type Function;IEEE Access;2022

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3