Investigating the effects of fine-grain three-dimensional integration on microarchitecture design

Author:

Ma Yuchun1,Liu Yongxiang2,Kursun Eren2,Reinman Glenn2,Cong Jason3

Affiliation:

1. Tsinghua University, Beijing, P. R. China

2. University of California, Los Angeles, Los Angeles, CA

3. University of California, Los Angeles, Los Angeles, CA; California Nanosystems Institute

Abstract

In this article we propose techniques that enable efficient exploration of the 3D design space, where each logical block can span more than one silicon layer. Fine-grain 3D integration provides reduced intrablock wire delay as well as improved power consumption. However, the corresponding power and performance advantage is usually underutilized, since various implementations of multilayer blocks require novel physical design and microarchitecture infrastructure to explore 3D microarchitecture design space. We develop a cubic packing engine which can simultaneously optimize physical and architectural design for efficient vertical integration. This technique selects the individual unit designs from a set of single-layer or multilayer implementations to get the best microarchitectural design in terms of performance, temperature, or both. Our experimental results using a design driver of a high-performance superscalar processor show a 36% performance improvement over traditional 2D for 2--4 layers and 14% over 3D with single-layer unit implementations. Since thermal characteristics of 3D integrated circuits are among the main challenges, thermal-aware floorplanning and thermal via insertion techniques are employed to keep the peak temperatures below threshold.

Funder

Division of Computing and Communication Foundations

Tsinghua University

National Science Foundation

Publisher

Association for Computing Machinery (ACM)

Subject

Electrical and Electronic Engineering,Hardware and Architecture,Software

Cited by 5 articles. 订阅此论文施引文献 订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献

1. Physical Design Automation for 3D Chip Stacks;Proceedings of the 2016 on International Symposium on Physical Design;2016-04-03

2. Through Silicon Via Aware Design Planning for Thermally Efficient 3-D Integrated Circuits;IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems;2013-09

3. Spatial and temporal thermal characterization of stacked multicore architectures;ACM Journal on Emerging Technologies in Computing Systems;2012-08

4. Fast Placement-Aware 3-D Floorplanning Using Vertical Constraints on Sequence Pairs;IEEE Transactions on Very Large Scale Integration (VLSI) Systems;2011-09

5. Three-dimensional Integrated Circuits: Design, EDA, and Architecture;Foundations and Trends® in Electronic Design Automation;2011

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3