Author:
Dong Gang ,Wu Wen-Shan ,Yang Yin-Tang ,
Abstract
Stack-through silicon via (TSV) used in three-dimensional integrated circuit has good temperature and heat transfer characteristics. A novel model for optimizing the dynamic power consumption based on stacked-TSV is proposed in this paper, in which delay, area and minimum aperture are comprehensively considered. After extracting single TSV parasitic electrical parameters, we analyze the influences of TSV size on multilayer TSV power consumption and delay performance, thereby building the hierarchical reduction TSV structure step by step. Moreover, the influences of TSV height and thickness of oxide layer are discussed. Results show that the model can significantly improve the dynamic power consumption at the expense of little delay. The power consumption optimization reduction is up to 19.52% with 5% delay penalty.
Publisher
Acta Physica Sinica, Chinese Physical Society and Institute of Physics, Chinese Academy of Sciences
Subject
General Physics and Astronomy
Reference29 articles.
1. Lee Y J, Lim S K 2011 IEEE Trans. Comput.-Aided Des. Integr. Circ. Syst. 30 1635
2. Zhao X, Minz J, Lim S K 2011 IEEE Trans. Compon. Packag. Manuf. Technol. 1 247
3. Zhu Z M, Wan D J, Yang Y T 2010 Acta Phys. Sin. 59 4837 (in Chinese) [朱樟明, 万达经, 杨银堂 2010 物理学报 59 4837]
4. Khan N H, Alam S M, Hassoun S 2011 IEEE Trans. Very Large Scale Integr. Syst. (VLSI) 19 647
5. Liu W, Du H, Wang Y, Ma Y, Xie Y, Quan J, Yang H 2013 International Symposium on Quality Electronic Design Santa Clara, USA, March 4-6, 2013 p300
Cited by
1 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献