Modeling Simplification for Thermal Mechanical Analysis of High Density Chip-to-Substrate Connections

Author:

Nicole An Ping1,Kohl Paul A.2

Affiliation:

1. Peking University, Institute of Microelectronics, No. 5, Yiheyuan Road Haidian District, Beijing 100871, P. R. China

2. Georgia Institute of Technology, School of Chemical and Biomolecular Engineering, 311 Ferst Dr, Atlanta, GA 30332-0100

Abstract

Finite element modeling (FEM) is an important component in the design of reliable chip-to-substrate connections. However, FEM can quickly become complex as the number of input/output connections increases. Three-dimensional (3D) chip-substrate models are usually simplified where only portions of the chip-substrate structure is considered in order to conserve computer resources and time. Chip symmetry is often used to simplify the models from full-chip structures to quarter or octant models. Recently, an even simpler 3D model, general plane deformation (GPD) slice model, has been used to characterize the properties of the full-chip and local regions on the structures, such as in the structures for solder ball fatigue. In this study, the accuracy of the GPD model is examined by comparing the mechanical behavior of a flip-chip, copper pillar package from various full and partial chip models to that of the GDP model. In addition, it is shown that the GPD model can be further simplified to a half-GPD model by using the symmetry plane in the middle of the slice and choosing the proper boundary conditions. The number of nodes required for each model and the accuracy of the different FEM models are compared. Analysis of the maximum stress in the silicon chip shows that the full-chip model, quarter model, and octant model all convergence to the same result. However, the GPD and half-GPD models, with the previously used boundary conditions, converge to a different stress values from that of the full-chip models. The error in the GPD models for small, 36 I/O package was 4.7% compared to the more complete, full-chip FEM models. The displacement error in the GPD models was more than 50%, compared to the full-chip models, and increased with larger structures. The high displacement error of the GPD models was due to the ordinarily used boundary conditions which neglect the effect from adjacent I/O on the sidewall of the GPD slice. An optimization equation is proposed to account for the spatial variation in the stress on the GPD sidewall. The GPD displacement error was reduced from 50% to 3.3% for the 36 pillar array.

Publisher

ASME International

Subject

Electrical and Electronic Engineering,Computer Science Applications,Mechanics of Materials,Electronic, Optical and Magnetic Materials

Reference22 articles.

1. Reliability Study on Copper Pillar Bumping With Lead Free Solder;Yu;2007 9th Electronics Packaging Technology Conference

2. Cu Pillar Bump FCBGA Package Design and Reliability Assessments;Kao;IMECE2008: Proceedings of the International Mechanical Engineering Congress and Exposition—2008

3. Evaluation of Cu-Bumps With Lead-Free Solders for Flip-Chip Package Applications;Lin;Microelectron. Eng.

4. Wang, T., Tung, F., Foo, L., and Dutta, V., 2001, “Studies on a Novel Flip-Chip Interconnect Structure—Pillar Bump,” 51st Electronic Components and Technology Conference, pp. 945–949.

5. All-Copper Chip-to-Substrate Interconnects—Part I. Fabrication and Characterization;Osborn;J. Electrochem. Soc.

Cited by 7 articles. 订阅此论文施引文献 订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献

1. Thermal stress analysis of wafer-level multilayer stacking process for 3D-TSV packaging;2022 23rd International Conference on Electronic Packaging Technology (ICEPT);2022-08-10

2. Bridging TCAD and AI: Its Application to Semiconductor Design;IEEE Transactions on Electron Devices;2021-11

3. Detection of Sealant Delamination in Integrated Circuit Package Using Nondestructive Evaluation;Journal of Electronic Packaging;2020-06-04

4. Study on warpage evolution for six-side molded WLCSP based on finite element analysis;2019 20th International Conference on Electronic Packaging Technology(ICEPT);2019-08

5. Modeling simplification for thermal mechanical stress analysis of TSV interposer stack;Microelectronics Reliability;2019-05

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3