A Compact Approach to On-Chip Interconnect Heat Conduction Modeling Using the Finite Element Method

Author:

Gurrum Siva P.1,Joshi Yogendra K.2,King William P.3,Ramakrishna Koneru4,Gall Martin4

Affiliation:

1. Semiconductor Packaging Technology Research, Texas Instruments Incorporated, Dallas, TX 75243

2. G. W. Woodruff School of Mechanical Engineering, Georgia Institute of Technology, Atlanta, GA 30332

3. Deparment of Mechanical Science and Engineering, University of Illinois at Urbana-Champaign, Urbana, IL 61801

4. Package Material Technology Development, Analog & Mixed Signal Technologies, Technology Solutions Organization, Freescale Semiconductor, Inc., Austin, TX 78735

Abstract

Over upcoming electronics technology nodes, shrinking feature sizes of on-chip interconnects and correspondingly higher current densities are expected to result in higher temperatures due to self-heating. This study describes a finite element based compact thermal modeling approach to investigate the effects of Joule heating on complex interconnect structures. In this method, interconnect cross section is assumed to be isothermal and conduction along the interconnect is retained. A composite finite element containing both metal and dielectric regions is used to discretize the interconnect stack. The compact approach predicts the maximum temperature rise in the metal to within 5–10% of the detailed numerical computations, while requiring only a fraction of elements. Computational time for the compact model solution is several seconds, versus many hours for the detailed solutions obtained through successive mesh refinement until grid independence is achieved. For a comparable number of elements, the compact model is in general much more accurate than the traditional finite element approach. To validate the simulations, temperature rise in a 500-link two-layer interconnect with a via layer was measured at several current densities. The compact method predicts the temperature rise of the 500-link chain to within 5% of the measurements thereby validating the method. The approach described here could be an efficient technique for full chip Joule heating simulations and for clock signal propagation simulations, which are performed as part of designing next generation chip architectures.

Publisher

ASME International

Subject

Electrical and Electronic Engineering,Computer Science Applications,Mechanics of Materials,Electronic, Optical and Magnetic Materials

Reference32 articles.

1. Low Dielectric Constant Materials;Treichel;J. Electron. Mater.

2. International Roadmap for Semiconductors—2006 Update, at http://www.itrs.net/Links/2006Update/2006UpdateFinal.htm

3. Electromigration in Metals;Ho;Rep. Prog. Phys.

4. Electromigration Failure Modes in Aluminum Metallization for Semiconductor Devices;Black;IEEE Trans. Electron Devices

5. Analysis of Joule Heating in Multilevel Interconnects;Shen;J. Vac. Sci. Technol. B

Cited by 23 articles. 订阅此论文施引文献 订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3