Affiliation:
1. Department of Electronics and Communication Engineering, Thapar Institute of Engineering and Technology, Patiala, Punjab, India
Abstract
The paper presents a low supply voltage CMOS voltage reference with low line sensitivity and high PSRR. Generally, the reference voltage is obtained using both complementary-to-absolute-temperature (CTAT) current and proportional-to-absolute-temperature (PTAT) current. This technique increases the complexity and area of the reference circuit. To overcome these drawbacks, the temperature compensated reference voltage has been proposed using only CTAT currents. Mostly, the CTAT current generators are simple, power-efficient, and area-efficient as compared to the PTAT current generators. The negative feedback loop has been formed in the proposed design to obtain a supply independent CTAT current and to avoid the use of startup drivers. The proposed circuit has been designed using Cadence virtuoso analog design environment in BSIM3V3 180[Formula: see text]nm CMOS technology. The simulation results of the proposed circuit show a reference voltage of 312[Formula: see text]mV with a temperature coefficient (TC) of 38.85[Formula: see text]ppm/∘C over a wide temperature range of [Formula: see text]C to 125∘C with a supply voltage of 0.8[Formula: see text]V. The line sensitivity is 0.027% [Formula: see text] with a supply voltage ranging from 0.8[Formula: see text]V to 3[Formula: see text]V. The power supply rejection ratio (PSRR) without using any capacitive filter is observed as [Formula: see text] and [Formula: see text][Formula: see text]dB at 100[Formula: see text]Hz and 100[Formula: see text]kHz frequency, respectively. The circuit is simple and occupies a chip area of 0.0027[Formula: see text]mm2.
Publisher
World Scientific Pub Co Pte Ltd
Subject
Electrical and Electronic Engineering,Hardware and Architecture,Electrical and Electronic Engineering,Hardware and Architecture
Cited by
6 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献