Affiliation:
1. Normandie University
2. Sorbonne Université
3. University of Jyvaskyla
4. Université de Montpellier
Abstract
Due to the expansion of defects like single Shockley-type Stacking Faults inside the SiC epitaxial drift layer, during high current stress, classical SiC MOSFETs can be victims of the degradation of their electrical characteristics. The introduction of an epitaxial SiC buffer layer between the substrate and the n- drift epilayer, called recombination-enhancing buffer layer, was shown to avoid this degradation. In this paper, TCAD simulations of the electrical behavior of such a commercial SiC MOSFET device with varying buffer layer thickness are studied, indicating only small modifications of the electrical characteristics. These simulations are combined with the characterization of the local electrical properties using an AFM-sMIM technique, allowing to determine the real thickness of the different layers of the device. These measurements highlight an inhomogeneous conductivity in the SiC substrate, being probably compensated by the introduction of the SiC buffer layer.
Publisher
Trans Tech Publications, Ltd.
Reference14 articles.
1. N.A. Mahadik et al., Applied Physics Letters, 100(4) (2012)
2. K. Konishi et al., Journal of Applied Physics, vol. 114, no 1, p.014504. (2013)
3. J.P. Bergman et al., Mater. Sci. Forum, vol. 353 356, pp.299-302, 2001.
4. J. D. Caldwell, et al., J. Appl. Phys. 108, 044503, 2010.
5. A. Agarwal, et al., IEEE Electron Device Lett. 28, 587, 2007.