Addressing multiple bit/symbol errors in DRAM subsystem

Author:

Yeleswarapu RavikiranORCID,Somani Arun K.ORCID

Abstract

As DRAM technology continues to evolve towards smaller feature sizes and increased densities, faults in DRAM subsystem are becoming more severe. Current servers mostly use CHIPKILL based schemes to tolerate up-to one/two symbol errors per DRAM beat. Such schemes may not detect multiple symbol errors arising due to faults in multiple devices and/or data-bus, address bus. In this article, we introduce Single Symbol Correction Multiple Symbol Detection (SSCMSD)—a novel error handling scheme to correct single-symbol errors and detect multi-symbol errors. Our scheme makes use of a hash in combination with Error Correcting Code (ECC) to avoid silent data corruptions (SDCs). We develop a novel scheme that deploys 32-bit CRC along with Reed-Solomon code to implement SSCMSD for a ×4 based DDR4 system. Simulation based experiments show that our scheme effectively guards against device, data-bus and address-bus errors only limited by the aliasing probability of the hash. Our novel design enabled us to achieve this without introducing additional READ latency. We need 19 chips per rank, 76 data bus-lines and additional hash-logic at the memory controller.

Funder

NSF

Iowa State University

Publisher

PeerJ

Subject

General Computer Science

Reference52 articles.

1. Bios and kernel developers guide for amd npt family 15h processors;AMD Inc,2007

2. Bios and kernel developers guide (bkdg) for amd family 15h models 00h-0fh processors;AMD Inc,2013

3. Soft errors in advanced computer systems;Baumann,2005

4. US Patent 6,505,306

5. The power of communication: trends, challenges (and accounting issues);Bose,2012

Cited by 4 articles. 订阅此论文施引文献 订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献

1. Sectored DRAM: A Practical Energy-Efficient and High-Performance Fine-Grained DRAM Architecture;ACM Transactions on Architecture and Code Optimization;2024-09-14

2. Read Disturbance in High Bandwidth Memory: A Detailed Experimental Study on HBM2 DRAM Chips;2024 54th Annual IEEE/IFIP International Conference on Dependable Systems and Networks (DSN);2024-06-24

3. Construction of Cyclic Redundancy Check Codes for SDDC Decoding in DRAM Systems;IEEE Transactions on Circuits and Systems II: Express Briefs;2023-02

4. Generalized Integrated Interleaved Codes for High-Density DRAMs;IEEE Transactions on Circuits and Systems II: Express Briefs;2023

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3