Author:
Dow Wei-Ping,Lu Chun-Wei,Lin Jing-Yuan,Hsu Fu-Chiang
Abstract
In this work, a copper plating formula that can directly and selectively fill the through silicon holes (TSHs) for 3D chip stacking packaging was developed. The copper plating technology reduced and simplified the process steps for fabricating through silicon vias (TSVs) and TSHs. The highly selectivity of copper fill in the TSHs also reduced the manufacture cost of 3D chip stacking packaging, because the copper plating technology reduced the loading of a post-copper chemical mechanical polishing (CMP) and did not need a post-thermal annealing treatment. The copper plating formula was very simple, just containing single organic additive.
Publisher
The Electrochemical Society
Subject
Electrical and Electronic Engineering,Electrochemistry,Physical and Theoretical Chemistry,General Materials Science,General Chemical Engineering
Cited by
38 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献