Voltage scheme for string-select transistors to improve inhibition characteristics during 1-bit erase in vertical NAND flash

Author:

Park Sung-Ho1ORCID,Yoo Ho-Nam1ORCID,Yang Yeongheon2,Back Jong-Won1,Koo Ryun-Han1ORCID,Kwon Dongseok1ORCID,Kim Jae-Joon1,Lee Jong-Ho1ORCID

Affiliation:

1. Inter-University Semiconductor Research Center, Department of Electrical and Computer Engineering, Seoul National University 1 , Seoul 08826, South Korea

2. Research and Development Division, SK hynix Inc 2 ., Icheon 17736, South Korea

Abstract

We propose a new voltage scheme for string-select (SS) transistors to improve inhibition characteristics of unselected cells during selective 1-bit erase in vertical NAND flash memory. Different from the reported schemes, we apply different control voltages to each of the three SS transistors of unselected drain select lines and all source select lines to lower the channel potential. The change in the channel potential depending on the voltage of the SS transistors and the resulting gate-induced drain leakage is explained via TCAD simulation. The proposed pulse method can reduce the Vth of the 1-bit cell selected for erase by 168% compared to the reported method while maintaining the same inhibition characteristics.

Funder

National Research Foundation of Korea

SK Hynix

Seoul National University

Publisher

AIP Publishing

Subject

Physics and Astronomy (miscellaneous)

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3