A Way to Optimize Delay of Carry-Skip Adders by Using Blocks of Variable Sizes

Author:

Zong Chi

Abstract

As one of the most common operational modules in computer processors, the optimization of the propagation delay of adders has attracted extensive attention of researchers. This article proposes a method of optimizing the delay of carry-skip adders by using blocks of variable sizes. By increasing the sizes of the bypass stages gradually and then decreasing it stage by stage, keeping the delay of the first and last stage short, the total propagation delay is optimized. Compared with fixed size carry-skip adders, the delay of variable sizes carry-skip adders has a square root relationship with the number of bits. Thus, when the number of bits is large, the propagation delay is significantly reduced. After calculation, when the number of bits is 16, the propagation delay decreases by 16.67%, and when the number of bits is 256, it decreases by 52.78%. Due to the shorter propagation delay, variable sizes carry-skip adders have faster operation speed and can be applied to improve the performance of computer processors.

Publisher

Darcy & Roy Press Co. Ltd.

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3