Abstract
AbstractTo meet the demand of low bit error rate and high bandwidth for high-speed links, a reliable 112 Gb/s four-level pulse amplitude modulation (PAM4) transceiver design scheme with adaptive threshold voltage and adaptive decision feedback equalizer is proposed in this paper. In this scheme, three continuous time linear equalizers (CTLEs) at the front end of receiver are used to compensate the high-frequency, mid-frequency and low-frequency signals, respectively, and the variable gain amplifier (VGA) and saturation amplifier (SatAmp) are used to scale the signal amplitude. In addition to the three data samplers, four auxiliary samplers are also used for threshold adaptation. The sign-sign least mean squares algorithm uses the offset between the data sampler and the auxiliary sampler at the receiver side to drive the auxiliary reference voltage to converge to the signal constellation level, thus ensuring that the eye diagram of the PAM4 received signal has equal spacing and a constant signal–noise ratio for the three eyes in the vertical direction. In addition, the adaptive DFE for PAM4 signaling allows the transceiver to better adapt to the channel and thus achieve better equalizer performance. The simulation results show that the PAM4 transceiver design can compensate up to 25 dB of channel loss with an average eye height of 59.6 mv and an average eye width of 0.27 UI at a bit error rate of 10−12 under the condition of 3-tap feedforward equalizer (FFE) transmitter.
Funder
National Natural Science Foundation of China
Publisher
Springer Science and Business Media LLC
Reference22 articles.
1. J. Im, D. Freitas, A.B. Roldan, R. Casey, S. Chen, C. Chou, A 40-to-56 gb/s pam-4 receiver with ten-tap direct decision-feedback equalization in 16-nm finfet. IEEE J. Solid-State Circuits 52(12), 1–17 (2017)
2. CEI-112G-VSR-PAM4: Optical internetworking forum (OIF). Common electrical I/O (CEI) - electrical and jitter interoperability agreements for 6G+ bps, 11G+ bps, 25G+ bps, 56G+ bps and 112G+ bps I/O, https://www.oiforum.com/
3. M. Bassi, F. Radice, M. Bruccoleri, S. Erba, A. Mazzanti, 3.6 A 45Gb/s PAM-4 transmitter delivering 1.3Vppd output swing with 1V supply in 28nm CMOS FDSOI. IEEE International Solid-state Circuits Conference. IEEE (2016)
4. Y. Frans, J. Shin, Z. Lei, P. Upadhyaya, K. Chang, A 56-gb/s pam4 wireline transceiver using a 32-way time-interleaved sar adc in 16-nm finfet. IEEE J. Solid-State Circuits 99, 1–10 (2017)
5. P. Upadhyaya, F. P. Chi, S. W. Lim, J. Cho, k. Chang, A fully adaptive 19-to-56Gb/s PAM-4 wireline transceiver with a configurable ADC in 16nm FinFET. 2018 IEEE International Solid - State Circuits Conference (ISSCC). IEEE (2018)