Variable Body Biasing (VBB) based VLSI Design Approach to Reduce Static Power
-
Published:2017-12-01
Issue:6
Volume:7
Page:3010
-
ISSN:2088-8708
-
Container-title:International Journal of Electrical and Computer Engineering (IJECE)
-
language:
-
Short-container-title:IJECE
Author:
Wei Kai Woo,Ahmad Nabihah binti,Bin Jabbar Mohamad Hairol
Abstract
The static power consumption is an important parameter concern in IC design due to t for a higher integration numbers of transistor to achieve greater performance in a single chip. Leakage current is the main issues for static power dissipation in standby mode as the size of transistor been scale. Therefore, the subthreshold leakage current rises due to threshold voltage scaling and gate leakage current increases due to scale down of oxide thickness. In this paper, a Variable Body Biasing (VBB) technique was applied to reduce static power consumption in VLSI design. The VBB technique used a DC bias at body terminal to control the threshold voltage efficiently. The Synopsys Custom Designer EDA tools in 90nm MOSFET technology was used to design a 1-bit full adder with VBB technique in full custom methodology. The simulation of 1-bit full adder was carried out with operation voltage supply was compared in conventional technique and VBB technique. The results achieved the reduction in term of peak power, and average power, in static CMOS 1-bit full adder compared with conventional bias and VBB technique.
Publisher
Institute of Advanced Engineering and Science
Subject
Electrical and Electronic Engineering,General Computer Science
Cited by
3 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献