Author:
Barnett Joel,Moumen N.,Gutt J.,Gardner M.,Huffman C.,Majhi P.,Peterson J.J.,Gopalan S.,Foran B.,Li H.-J.,Lee B.H.,Bersuker G.,Zeitzoff P. M.,Brown G.A.,Lysaght P.,Young C.,Murto R.W.,Huff H. R.
Abstract
ABSTRACTWe have demonstrated a uniform, robust interface for high-k deposition with significant improvements in device electrical performance compared to conventional surface preparation techniques. The interface was a thin thermal oxide that was grown and then etched back in a controlled manner to the desired thickness. Utilizing this approach, an equivalent oxide thickness (EOT) as low as 0.87 nm has been demonstrated on high-k gate stacks having improved electrical characteristics as compared to more conventionally prepared starting surfaces.
Publisher
Springer Science and Business Media LLC
Cited by
5 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献