0.1μm Interconnect Technology Challenges and the Sia Roadmap

Author:

Seidel Tom,Zhao Bin,Sematech ,Austin T X

Abstract

AbstractAnalysis of the National Technology Roadmap for Semiconductors (SIA) indicates a potential crisis in performance and reliability regarding the scaling of interconnects. In the future, increased component density and performance (e.g. logic instructions / sec.) may not be able to be achieved simultaneously for technology generations well before the manufacture of 0.1μm feature sizes circa 2005. Thermal management and engineering of signal noise are key issues. Although much can be done to achieve higher speed with product design architecture, one must consider new material paradigms by 0. 1μm generation to address the RC crisis.Needs exist in low cost simplified processes across a broad area of applications: local salicide interconnects, lower process temperature for poly-metal dielectric (to enable shallower junctions), lower dielectric constant materials for interconnects, and robust barriers for interconnect plugs and wiring metals. A shift to lower dielectric constant (low-k) materials (e.g. SiO-F, polymers, or aerogels) will be used as soon as integrated processes are demonstrated and manufacturing tools become available. The next full generation window of opportunity is the 0.18um generation (1GB) scheduled for manufacturing prototyping in 1998.This paper reviews the overall Roadmap characteristics, major solution strategies, and outlines the challenges in design, technology, and integration for 0.18μm and 0.1μm generations. Topics reviewed include discussion of process architectures and electrical characterization methodologies. Among the most challenging areas we have: control and lowering of contact resistance, manufacturing interconnects at aspect ratios exceeding 4:1, use of very low dielectric constant materials in multilevel counts approaching 6–7, use of controllable ultra thin barrier materials for interconnect plugs and wiring, barriers and cladding for containment and passivation of Cu, development of manufacturing worthy selective processes, engineering stress/electromigration issues and thermal management of low-k dielectric systems. New materials must be introduced into existing technology frameworks while designs migrate to lower voltage operation.

Publisher

Springer Science and Business Media LLC

Subject

General Engineering

Reference34 articles.

1. [1] The National Technology Roadmap for Semiconductors, Semiconductor Industry Association, 1994.

2. Self-Aligned Formation of C54 Titanium Germanosilicide Using Rapid Thermal Processing and Application to Raised, Ultrashallow Junctions

3. [19] Takewaki T. , Kaihara R. , Ohmi T. , and Nitta T. , Technical Digest of International Electron Devices Meeting, 1995, p. 253.

4. [27] Waeterloos J. , Meynen H. , Coenegrachts B. , Grillaert J. , and Van den hove L. , Proceedings of Dielectrics for VLSI/ULSI Multilevel Interconnection Conference, 1996, p.52.

5. [25] Furusawa T. and Homma Y. , Symposium on VLSI Technology Digest of Technical Papers, 1995, p.59.

Cited by 16 articles. 订阅此论文施引文献 订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3