CMOS Scaling for the 5 nm Node and Beyond: Device, Process and Technology
-
Published:2024-05-09
Issue:10
Volume:14
Page:837
-
ISSN:2079-4991
-
Container-title:Nanomaterials
-
language:en
-
Short-container-title:Nanomaterials
Author:
Radamson Henry H.1, Miao Yuanhao1, Zhou Ziwei1ORCID, Wu Zhenhua2ORCID, Kong Zhenzhen2ORCID, Gao Jianfeng2, Yang Hong2ORCID, Ren Yuhui1, Zhang Yongkui2, Shi Jiangliu3, Xiang Jinjuan3, Cui Hushan4, Lu Bin5, Li Junjie2ORCID, Liu Jinbiao2, Lin Hongxiao1, Xu Haoqing6, Li Mengfan26, Cao Jiaji1, He Chuangqi1, Duan Xiangyan1, Zhao Xuewei26, Su Jiale2, Du Yong2, Yu Jiahan2, Wu Yuanyuan1, Jiang Miao3, Liang Di3, Li Ben1, Dong Yan2, Wang Guilei37ORCID
Affiliation:
1. Research and Development Center of Optoelectronic Hybrid IC, Guangdong Greater Bay Area Institute of Integrated Circuit and System, Guangzhou 510535, China 2. Key Laboratory of Microelectronics Devices & Integrated Technology, Institute of Microelectronics, Chinese Academy of Sciences, Beijing 100029, China 3. Beijing Superstring Academy of Memory Technology, Beijing 100176, China 4. Jiangsu Leuven Instruments Co., Ltd., Xuzhou 221300, China 5. School of Physics and Information Engineering, Shanxi Normal University, Linfen 041004, China 6. Institute of Microelectronics, University of Chinese Academy of Sciences, Beijing 100049, China 7. Hefei National Laboratory, University of Science and Technology of China, Hefei 230088, China
Abstract
After more than five decades, Moore’s Law for transistors is approaching the end of the international technology roadmap of semiconductors (ITRS). The fate of complementary metal oxide semiconductor (CMOS) architecture has become increasingly unknown. In this era, 3D transistors in the form of gate-all-around (GAA) transistors are being considered as an excellent solution to scaling down beyond the 5 nm technology node, which solves the difficulties of carrier transport in the channel region which are mainly rooted in short channel effects (SCEs). In parallel to Moore, during the last two decades, transistors with a fully depleted SOI (FDSOI) design have also been processed for low-power electronics. Among all the possible designs, there are also tunneling field-effect transistors (TFETs), which offer very low power consumption and decent electrical characteristics. This review article presents new transistor designs, along with the integration of electronics and photonics, simulation methods, and continuation of CMOS process technology to the 5 nm technology node and beyond. The content highlights the innovative methods, challenges, and difficulties in device processing and design, as well as how to apply suitable metrology techniques as a tool to find out the imperfections and lattice distortions, strain status, and composition in the device structures.
Funder
“Pearl River Talent Plan” Innovation and Entrepreneurship Team Project of Guangdong Province Key Area R & D Program of Guangdong Province Innovation Program for Quantum Science and Technology National Key Project of Science and Technology of China Academy of Integrated Circuit Innovation Youth Innovation Promotion Association of CAS National Natural Science Foundation of China
Reference407 articles.
1. Radamson, H.H., Zhu, H., Wu, Z., He, X., Lin, H., Liu, J., Xiang, J., Kong, Z., Xiong, W., and Li, J. (2020). State of the art and future perspectives in advanced CMOS technology. Nanomaterials, 10. 2. Radamson, H.H., He, X., Zhang, Q., Liu, J., Cui, H., Xiang, J., Kong, Z., Xiong, W., Li, J., and Gao, J. (2021). Miniaturization of CMOS. Micromachines, 10. 3. Radamson, H., Simoen, E., Luo, J., and Zhao, C. (2018). CMOS Past, Present and Future, Woodhead Publishing. 4. A new Vertical C-shaped Silicon Channel Nanosheet FET with Stacked High-K Dielectrics for Low Power Applications;Jebalin;Silicon,2024 5. Rezgui, H., Wang, Y., Mukherjee, C., Deng, M., and Maneux, C. (2024). Signature of electrothermal transport in 18nm vertical junctionless gate-all-around nanowire field effect transistors. J. Phys. D Appl. Phys.
Cited by
1 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献
|
|