CMOS Scaling for the 5 nm Node and Beyond: Device, Process and Technology

Author:

Radamson Henry H.1,Miao Yuanhao1,Zhou Ziwei1ORCID,Wu Zhenhua2ORCID,Kong Zhenzhen2ORCID,Gao Jianfeng2,Yang Hong2ORCID,Ren Yuhui1,Zhang Yongkui2,Shi Jiangliu3,Xiang Jinjuan3,Cui Hushan4,Lu Bin5,Li Junjie2ORCID,Liu Jinbiao2,Lin Hongxiao1,Xu Haoqing6,Li Mengfan26,Cao Jiaji1,He Chuangqi1,Duan Xiangyan1,Zhao Xuewei26,Su Jiale2,Du Yong2,Yu Jiahan2,Wu Yuanyuan1,Jiang Miao3,Liang Di3,Li Ben1,Dong Yan2,Wang Guilei37ORCID

Affiliation:

1. Research and Development Center of Optoelectronic Hybrid IC, Guangdong Greater Bay Area Institute of Integrated Circuit and System, Guangzhou 510535, China

2. Key Laboratory of Microelectronics Devices & Integrated Technology, Institute of Microelectronics, Chinese Academy of Sciences, Beijing 100029, China

3. Beijing Superstring Academy of Memory Technology, Beijing 100176, China

4. Jiangsu Leuven Instruments Co., Ltd., Xuzhou 221300, China

5. School of Physics and Information Engineering, Shanxi Normal University, Linfen 041004, China

6. Institute of Microelectronics, University of Chinese Academy of Sciences, Beijing 100049, China

7. Hefei National Laboratory, University of Science and Technology of China, Hefei 230088, China

Abstract

After more than five decades, Moore’s Law for transistors is approaching the end of the international technology roadmap of semiconductors (ITRS). The fate of complementary metal oxide semiconductor (CMOS) architecture has become increasingly unknown. In this era, 3D transistors in the form of gate-all-around (GAA) transistors are being considered as an excellent solution to scaling down beyond the 5 nm technology node, which solves the difficulties of carrier transport in the channel region which are mainly rooted in short channel effects (SCEs). In parallel to Moore, during the last two decades, transistors with a fully depleted SOI (FDSOI) design have also been processed for low-power electronics. Among all the possible designs, there are also tunneling field-effect transistors (TFETs), which offer very low power consumption and decent electrical characteristics. This review article presents new transistor designs, along with the integration of electronics and photonics, simulation methods, and continuation of CMOS process technology to the 5 nm technology node and beyond. The content highlights the innovative methods, challenges, and difficulties in device processing and design, as well as how to apply suitable metrology techniques as a tool to find out the imperfections and lattice distortions, strain status, and composition in the device structures.

Funder

“Pearl River Talent Plan” Innovation and Entrepreneurship Team Project of Guangdong Province

Key Area R & D Program of Guangdong Province

Innovation Program for Quantum Science and Technology

National Key Project of Science and Technology of China

Academy of Integrated Circuit Innovation

Youth Innovation Promotion Association of CAS

National Natural Science Foundation of China

Publisher

MDPI AG

Cited by 1 articles. 订阅此论文施引文献 订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3