Impacts of Floating Poly on Electrostatic Discharge Protection of Power-Managed High-Voltage Laterally Diffused Metal Oxide Semiconductor Components

Author:

Mai Xing-Chen1ORCID,Chen Shen-Li1ORCID,Chen Hung-Wei1,Lee Yi-Mu1

Affiliation:

1. Department of Electronic Engineering, National United University, Miaoli City 36063, Taiwan

Abstract

This study used a TSMC 0.18 µm 50 V process to build a high-voltage n-LDMOS structure. In the reference device, the number of floating poly (poly-2) turns was 7, and the width and spacing of each turn was 1 µm. The experiment was realized in three steps, i.e., fixing the number of laps by occupying the width of the structure, adjusting the width of each turn, and adjusting the distance between turns. The first step was fixed to occupy the width of the structure chart to adjust the number of turns. The number of turns increased from 7 to 9 and then decreased to 5 and 3 turns. The reduction in the number of turns resulted in a greater reduction in maximum electric field and an increase in breakdown voltage. A comparison of the 3-turn set with the reference set showed a 42% reduction in maximum electric field, from 4.17 × 103 to 2.46 × 103 (V/cm), and an increase in breakdown voltage (VBK) from 30.2 V to 35.84 V. The second step was to adjust the width of each turn from 1 to 1.4, 1.2, 0.8, and 0.6 µm. This increase in width reduced the maximum electric field, resulting in a greater increase in VBK. When the width was increased to 1.4 µm, the maximum field decreased from 1.95 × 103 V/cm to 1.4 × 103 V/cm and the VBK increased from 30.2 V to 85.6 V, an increase of 183%. The third step was to adjust the per-turn spacing of the reference group from 1 to 1.4, 1.2, 0.8, and 0.6 µm. When the spacing was reduced to 0.6 µm, the maximum electric field decreased by 33% from 1.95 × 103 to 1.32 × 103 V/cm and the VBK increased by 345% from 30.2 to 134.4 V.

Publisher

MDPI AG

Subject

Electrical and Electronic Engineering,Computer Networks and Communications,Hardware and Architecture,Signal Processing,Control and Systems Engineering

Reference19 articles.

1. A Novel Voltage Divider Trigger SCR with Low Leakage Current for Low-Voltage ESD Application;Liu;IEEE Trans. Electron Devices,2022

2. A Gate-Grounded NMOS-Based Dual-Directional ESD Protection with High Holding Voltage for 12V Application;Do;IEEE Trans. Device Mater. Reliab.,2020

3. Gate-Lifted nMOS ESD Protection Device Triggered by a p-n-p in Series with a Diode;Lai;IEEE Trans. Electron Devices,2019

4. Engineering ESD Robust LDMOS SCR Devices in FinFET Technology;Lee;IEEE Electron Device Lett.,2018

5. ESD and Latchup Optimization of an Embedded-Floating-pMOS SCR-Incorporated BJT;Huang;IEEE Trans. Electron Devices,2016

Cited by 1 articles. 订阅此论文施引文献 订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3