Implementation of Gate-All-Around Gate-Engineered Charge Plasma Nanowire FET-Based Common Source Amplifier

Author:

Singh Sarabdeep1ORCID,Solay Leo Raj2ORCID,Anand Sunny2,Kumar Naveen3,Ranjan Ravi4ORCID,Singh Amandeep5

Affiliation:

1. Model Institute of Engineering and Technology, Jammu 181122, India

2. Department of Electronics and Communication Engineering, Amity University, Noida 201313, India

3. Department of Electronics and Nanoscale Engineering, University of Glasgow, Glasgow G12 8QQ, UK

4. Dr. B. R. Ambedkar National Institute of Technology, Jalandhar 144008, India

5. National Institute of Technology, Srinagar 190006, India

Abstract

This paper examines the performance of a Gate-Engineered Gate-All-Around Charge Plasma Nanowire Field Effect Transistor (GAA-DMG-GS-CP NW-FET) and the implementation of a common source (CS) amplifier circuit. The proposed GAA-DMG-GS-CP NW-FET incorporates dual-material gate (DMG) and gate stack (GS) as gate engineering techniques and its analog/RF performance parameters are compared to those of the Gate-All-Around Single-Material Gate Charge Plasma Nanowire Field Effect Transistor (GAA-SMG-CP NW-FET) device. Both Gate-All-Around (GAA) devices are designed using the Silvaco TCAD tool. GAA structures have demonstrated good gate control because the gate holds the channel, which is an inherent advantage for both devices discussed herein. The charge plasma dopingless technique is used, in which the source and drain regions are formed using metal contacts and necessary work functions rather than doping. This dopingless technique eliminates the need for doping, reducing fluctuations caused by random dopants and lowering the device’s thermal budget. Gate engineering techniques such as DMG and GS significantly improved the current characteristics which played a crucial role in obtaining maximum gain for circuit designs. The lookup table (LUT) approach is used in the implementation of the CS amplifier circuit with the proposed device. The transient response of the circuit is analyzed with both the device structures where the gain achieved for the CS amplifier circuit using the proposed GAA-DMG-GS-CP NW-FET is 15.06 dB. The superior performance showcased by the proposed GAA-DMG-GS-CP NW-FET device with analog, RF and circuit analysis proves its strong candidature for future nanoscale and low-power applications.

Publisher

MDPI AG

Subject

Electrical and Electronic Engineering,Mechanical Engineering,Control and Systems Engineering

Reference25 articles.

1. Selective epitaxial growth of Si and SiGe for metal oxide semiconductor transistors;Hartmann;J. Cryst. Growth,2003

2. Challenges for nanoscale MOSFETs and emerging nanoelectronics;Kim;Trans. Electr. Electron. Mater.,2010

3. Fifty years of Moore’s law;Mack;IEEE Trans. Semicond. Manuf.,2011

4. Comprehensive analysis of short-channel effects in ultrathin SOI MOSFETs;Xie;IEEE Trans. Electron Devices,2013

5. Future of nano CMOS technology;Iwai;Solid-State Electron.,2015

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3