Affiliation:
1. Department of Electronics Engineering, Institute of Engineering & Technology (IET), Lucknow 226021, India
2. Department of Electronics and Communication Engineering, Motilal Nehru National Institute of Technology (MNNIT), Allahabad 211004, India
Abstract
This paper presents a comparative study of high-speed and low-voltage full adder circuits. Our approach is based on hybrid design full adder circuits combined in a single unit. A high performance adder cell using an XOR-XNOR (3T) design style is discussed. This paper also discusses a high-speed conventional full adder design combined with MOSCAP Majority function circuit in one unit to implement a hybrid full adder circuit. Moreover, it presents low-power Majority-function-based 1-bit full addersthat use MOS capacitors (MOSCAP) in its structure. This technique helps in reducing power consumption, propagation delay, and area of digital circuits while maintaining low complexity of logic design. Simulation results illustrate the superiority of the designed adder circuits over the conventional CMOS, TG, and hybrid adder circuits in terms of power, delay, power delay product (PDP), and energy delay product (EDP). Postlayout simulation results illustrate the superiority of the newly designed majority adder circuits against the reported conventional adder circuits. The design is implemented on UMC 0.18 m process models in Cadence Virtuoso Schematic Composer at 1.8 V single-ended supply voltage, and simulations are carried out on Spectre S.
Subject
Electrical and Electronic Engineering,Computer Graphics and Computer-Aided Design,Hardware and Architecture
Cited by
20 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献
1. Efficiency and Speed Trade-Offs in 8-Bit CMOS Adders at 180nm: An In-Depth Examination;2023 IEEE International Conference on Recent Advances in Systems Science and Engineering (RASSE);2023-11-08
2. Optimization And Power Delay Analysis of Different Full Adder Circuits;2023 9th International Conference on Advanced Computing and Communication Systems (ICACCS);2023-03-17
3. Energy Efficient High Performance Adder/Subtractor Circuits;2022 3rd International Conference on Smart Electronics and Communication (ICOSEC);2022-10-20
4. Low-Power Dual-Vt 7T SRAM Bit-Cell With Reduced Area and Leakage;2022 IEEE Delhi Section Conference (DELCON);2022-02-11
5. Investigation of Power on Silicon Adiabatic for VLSI Applications;Silicon;2022-01-27