Affiliation:
1. Department of Electronics and Communication Engineering, Siksha ‘O’ Anusandhan (Deemed to be University), Bhubaneswar, Odisha-751030, India
Abstract
Background::
In nano and microelectronics, device performance enhancement is limited
by downscaling. Introduction of intentional mechanical stress is a potential mobility booster to
overcome these limitations. This paper explores the key design challenges of stress-engineered
FinFETs based on the epitaxial SiGe S/D at 7 nm Technology node.
Objective::
To study the mechanical stress evolution in a tri-gate FinFET at 7 nm technology node
using technology CAD (TCAD) simulations. Using stress maps, we analyze the mechanical stress
impact on the transfer characteristics of the devices through device simulation.
Methods:
3D sub-band Boltzmann transport analysis for tri-gate PMOS FinFETs was used, with
2D Schrödinger solution in the fin cross-section and 1D Boltzmann transport along the channel.
Results::
Using stress maps, the mechanical stress impact on the transfer characteristics of the
device through device simulation has been analyzed.
Conclusion::
Suitability of predictive TCAD simulations to explore the potential of innovative
strain-engineered FinFET structures for future generation CMOS technology is demonstrated.
Publisher
Bentham Science Publishers Ltd.
Subject
General Engineering,General Materials Science
Reference33 articles.
1. Maiti, C.K.; Maiti, T.K. Strain-engineered MOSFETs. CRC Press; Ohio, USA. 2012.0 [http://dx.doi.org/10.1201/b13014]
2. Maiti.; C.K. Introducing technology computer-aided design (TCAD) . CRC Press; Ohio, USA. 2017. [http://dx.doi.org/10.1201/9781315364506]
3. Intel Corporation. Intel 22nm 3-D Tri-Gate Transistor Technology. 2011. Available from: http://newsroom.intel.com/docs/DOC-2032.pdf
4. Maiti.; C.K. Computer aided design of micro-and nanoelectronic devices, World Scietific; Singapore. 2016.
5. Wang,G.; Luo,J.; Qin,C.; Liang,R.; Xu,Y.; Liu,J.; Li,J.; Yin,H.; Yan,J.; Zhu,H.; Xu,J.; Zhao,C.; Radamson, H.H.; Ye, T. In-tegration of highly strained SiGe in source and drain with HK and MG for 22 nm bulk PMOS transistors. Nanoscale Res. Lett. 2017,12(1),123. [http://dx.doi.org/10.1186/s11671-017-1908-0] [PMID: 28228008]
Cited by
2 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献