Affiliation:
1. The Pennsylvania State Univ., University Park
2. Hitachi America Ltd., San Jose, CA
Abstract
Architecture-level power estimation has received more attention recently because of its efficiency. This article presents a technique used to do power analysis of processors at the architecture level. It provides cycle-by-cycle power consumption data of the architecture on the basis of the instruction/data flow stream. To characterize the power dissipation of control units, a novel hierarchical method has been developed. Using this technique, a power estimator is implemented for a commercial processor. The accuracy of the estimator is validated by comparing the power values it produces against measurements made by a gate-level power simulator for the same benchmark set. Our estimation approach is shown to provide very efficient and accurate power analysis at the architecture level. The energy models built for first-pass estimation (such as ALU, MAC unit, register files) are reusable for future architecture design modification. In this article, we demonstrate the application of the technique. Furthermore, this technique can evaluate various kinds of software to achieve hardware/software codesign for low power.
Publisher
Association for Computing Machinery (ACM)
Subject
Electrical and Electronic Engineering,Computer Graphics and Computer-Aided Design,Computer Science Applications
Reference13 articles.
1. Power analysis of a 32-bit RISC microcontroller integrated with a 16-bit DSP
2. KALAMBUR A. 1997. Micro-architectural techniques for low power processors. Master's Thesis. Pennsylvania State University University Park PA. KALAMBUR A. 1997. Micro-architectural techniques for low power processors. Master's Thesis. Pennsylvania State University University Park PA.
Cited by
19 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献
1. Power Modeling and Characterization;Transaction-Level Power Modeling;2019-08-01
2. McPAT-PVT: Delay and Power Modeling Framework for FinFET Processor Architectures Under PVT Variations;IEEE Transactions on Very Large Scale Integration (VLSI) Systems;2015-09
3. Power Modeling and Characterization of Computing Devices: A Survey;Foundations and Trends® in Electronic Design Automation;2012
4. An energy model for graphics processing units;2010 IEEE International Conference on Computer Design;2010-10
5. Accurate and fast system-level power modeling;ACM Transactions on Embedded Computing Systems;2008-04