Affiliation:
1. Sogang University, Seoul, Korea
Abstract
The semiconductor industry has accepted three-dimensional integrated circuits (3D ICs) as a possible solution to address speed and power management problems. In addition, 3D ICs have recently demonstrated a huge potential in reducing wire length and increasing the density of a chip. However, the growing density in chips such as TSV-based 3D ICs has brought the increased temperature on chip and temperature gradients depending on location. Thus, through silicon via (TSV)-based 3D clock tree synthesis (CTS) causes thermal problems leading to large clock skew. We propose a novel 3D symmetrical buffered clock tree synthesis considering thermal variation. First, <u>3D</u> abstract tree topology based on <u>n</u>earest-<u>n</u>eighbor selection with <u>m</u>edian cost (3D-NNM) is constructed by pairing sinks that have similar power consumption. Second, the layer assignment of internal nodes is determined for uniform TSV distribution. Third, in thermal-aware 3D deferred merging embedding (DME), the exact location of TSV is determined and wire routing/buffer insertion are performed after the thermal profile based on grid is obtained. The proposed method is verified using a 45nm process technology and utilized a predictive technology model (PTM) with HSPICE. It is also evaluated for the IBM benchmarks and ISPD’09 benchmarks with no blockages. In experimental result, we achieve on average 19% of clock skew reduction compared to existing thermal-aware 3D CTS. Therefore, thermal-aware 3D symmetrical buffered clock tree synthesis presented in this work is very efficient for circuit reliability.
Funder
IITP
IC Design Education Center (IDEC), Korea
Samsung Electronics Foundry team
MIST
Publisher
Association for Computing Machinery (ACM)
Subject
Electrical and Electronic Engineering,Computer Graphics and Computer-Aided Design,Computer Science Applications
Cited by
4 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献
1. Random Forest-based Thermal Effect Prediction for Clock Tree Synthesis in 3D-IC;JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE;2023-06-30
2. A Hierarchical Clock Network Synthesis Method for 3D Integrated Circuits with Obstacle Avoidance;2023 International Symposium of Electronics Design Automation (ISEDA);2023-05-08
3. A Charger Ripple Inhibition Strategy for Motor Train Unit Based on Compound Control;2022 2nd International Conference on Electrical Engineering and Mechatronics Technology (ICEEMT);2022-07-01
4. A Clock Tree Synthesis Scheme Based On Flexible H-tree;2022 2nd International Conference on Electrical Engineering and Mechatronics Technology (ICEEMT);2022-07-01