TEI-power

Author:

Lee Woojoo1,Han Kyuseung2,Wang Yanzhi3,Cui Tiansong4,Nazarian Shahin4,Pedram Massoud4

Affiliation:

1. Myongji University, Yongin, Korea

2. Electronics and Telecommunications Research Institute, Deajeon, Korea

3. Syracuse University, NY

4. University of Southern California, LA, CA

Abstract

FinFETs have emerged as a promising replacement for planar CMOS devices in sub-20nm technology nodes. However, based on the temperature effect inversion (TEI) phenomenon observed in FinFET devices, the delay characteristics of FinFET circuits in sub-, near-, and superthreshold voltage regimes may be fundamentally different from those of CMOS circuits with nominal voltage operation. For example, FinFET circuits may run faster in higher temperatures. Therefore, the existing CMOS-based and TEI-unaware dynamic power and thermal management techniques would not be applicable. In this article, we present TEI-power, a dynamic voltage and frequency scaling--based dynamic thermal management technique that considers the TEI phenomenon and also the superlinear dependencies of power consumption components on the temperature and outlines a real-time trade-off between delay and power consumption as a function of the chip temperature to provide significant energy savings, with no performance penalty—namely, up to 42% energy savings for small circuits where the logic cell delay is dominant and up to 36% energy savings for larger circuits where the interconnect delay is considerable.

Publisher

Association for Computing Machinery (ACM)

Subject

Electrical and Electronic Engineering,Computer Graphics and Computer-Aided Design,Computer Science Applications

Reference50 articles.

1. Repeater design to reduce delay and power in resistive interconnect

2. Modeling and analysis of nonuniform substrate temperature effects on global ULSI interconnects

3. Wire Segmenting For Improved Buffer Insertion

4. H. B. Bakoglu. 1990. Circuits Interconnections and Packaging for VLSI. Addison-Wesley. H. B. Bakoglu. 1990. Circuits Interconnections and Packaging for VLSI. Addison-Wesley.

Cited by 11 articles. 订阅此论文施引文献 订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献

1. Development of a Low-Power Touch-Based Lifelogging Processor;IEEE Transactions on Circuits and Systems II: Express Briefs;2024-08

2. TREAFET: Temperature-Aware Real-Time Task Scheduling for FinFET based Multicores;ACM Transactions on Embedded Computing Systems;2024-06-29

3. A Study of Advancing Ultralow-Power 3D Integrated Circuits with TEI-LP Technology and AI-Enhanced PID Autotuning;Mathematics;2024-02-09

4. Speed and Power Tradeoff Based on FinFET Structure, Voltage Changing and Circuit Layout;2022 IEEE 5th International Conference on Automation, Electronics and Electrical Engineering (AUTEEE);2022-11-18

5. Developing a TEI-Aware PMIC for Ultra-Low-Power System-on-Chips;Energies;2022-09-16

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3