Affiliation:
1. Linköping University, Sweden
2. Coresonic AB, Sweden
Abstract
The evolution of third generation mobile communications toward high-speed packet access and long-term evolution is ongoing and will substantially increase the throughput with higher spectral efficiency. This paper presents the system architecture of an LTE modem based on a programmable baseband processor. The architecture includes a baseband processor that handles processing time and frequency synchronization, IFFT/FFT (up to 2048-p), channel estimation and subcarrier de-mapping. The throughput and latency requirements of a Category four User Equipment (CAT4 UE) is met by adding a MIMO symbol detector and a parallel Turbo decoder supporting H-ARQ, which brings both low silicon cost and enough flexibility to support other wireless standards. The complexity demonstrated by the modem shows the practicality and advantage of using programmable baseband processors for a single-chip LTE solution.
Reference24 articles.
1. Asghar, R., & Liu, D. (2008, May). Dual standard re-configurable hardware interleaver for turbo decoding. In Proceedings of ISWPC, Santorini, Greece (pp. 768-772).
2. Memory Conflict Analysis and Implementation of a Re-configurable Interleaver Architecture Supporting Unified Parallel Turbo Decoding
3. Barbero, L. G., & Thompson, J. S. (2006, June). Rapid prototyping of a fixedthroughput sphere decoder for MIMO systems. In Proceedings of IEEE ICC.
4. Baum, D. S., Salo, J., Milojevic, M., Kyoti, P., & Hansen, J. (2005, May). MATLAB implementation of the interim channel model for beyond-3G systems (SCME).
5. Design and Optimization of an HSDPA Turbo Decoder ASIC
Cited by
2 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献