Efficient Implementation for PRINCE Algorithm in FPGA Based on the BB84 Protocol

Author:

Abdullah Alharith A.,Obeid Noor R.

Abstract

Abstract The current study introduces a hardware-implemented PRINCE block cipher within Field Programmable Gate Array (FPGA) determined by the quantum cryptography protocol (BB84). Most security-related software applications of cryptographic algorithms tend to be rather slow and of no efficiency. So as to present a solution to this issue, a new hardware architecture is suggested for speeding up the execution of the PRINCE algorithm and increasing its flexibility, yet with more security. Concurrent computing designs allow an encryption block data of 64 bits during a single clock cycle, resulting in the reduction of hardware area and the production of a higher throughput and relatively lower latency. Higher speed processing and lower power consumption are other features that have been observed. This could be achieved by means of implementing the encrypting, decrypting and quantum key schedule using little hardware sources, followed by the development of a sufficient hardware architecture model for the PRINCE algorithm through very high speed integrated circuit hardware description language (VHDL). The synthetization of this VHDL design is eventually performed in FPGA boards. As for the present study, two FPGA boards have been employed, namely Virtex-4 and Kintex-7. The resulting data indicates the throughput and efficiency values to be (2.029 Gbps) and (1.9 Mbps/slice) for Virtex-4, and (3.931 Gbps) and (7.290 Mbps/slice) for Kintex-7, all respectively.

Publisher

IOP Publishing

Subject

General Physics and Astronomy

Reference14 articles.

1. Security of Entanglement Based Version of BB84 protocol for Quantum Cryptography, IEEE;Lenka,2010

2. Quantum Key Distribution and Cryptography;Alléaume,2007

3. High Throughput Area Efficient Architecture for Light Weight Cryptography;Vanitha;Advances in Systems Science and Application,2015

4. Lightweight Quantum Encryption for Secure Transmission of Power Data in Smart Grid IEEE;Li,2019

5. PRINCE – A Low-Latency Block Cipher for Pervasive Computing Applications;Borghoff;LNCS,2012

Cited by 5 articles. 订阅此论文施引文献 订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献

1. Data Protection Between IoT Devices and Cloud Computing: Using PRINCE Lightweight Algorithm;2023 6th International Conference on Engineering Technology and its Applications (IICETA);2023-07-15

2. Design of an SoC Based on 32-Bit RISC-V Processor with Low-Latency Lightweight Cryptographic Cores in FPGA;Future Internet;2023-05-19

3. Comparative Study of Block Ciphers Implementation for Resource-Constrained Devices (Review);Radioelectronics and Communications Systems;2023-03

4. Enhancing the Process of AES: A Lightweight Cryptography Algorithm AES for Ad-hoc Environments;Journal of Advanced Research in Natural and Applied Sciences;2022-06-10

5. An Efficient Lightweight Cryptographic Instructions Set Extension for IoT Device Security;Security and Communication Networks;2022-02-05

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3