Design of an SoC Based on 32-Bit RISC-V Processor with Low-Latency Lightweight Cryptographic Cores in FPGA
-
Published:2023-05-19
Issue:5
Volume:15
Page:186
-
ISSN:1999-5903
-
Container-title:Future Internet
-
language:en
-
Short-container-title:Future Internet
Author:
Ma Khai-Minh1, Le Duc-Hung1ORCID, Pham Cong-Kha2ORCID, Hoang Trong-Thuc2
Affiliation:
1. Faculty of Electronics and Telecommunications, The University of Science, Vietnam National University Ho Chi Minh City, Ho Chi Minh City 700000, Vietnam 2. Department of Computer and Network Engineering, The University of Electro-Communications (UEC), Tokyo 182-8585, Japan
Abstract
The security of Internet of Things (IoTs) devices in recent years has created interest in developing implementations of lightweight cryptographic algorithms for such systems. Additionally, open-source hardware and field-programable gate arrays (FPGAs) are gaining traction via newly developed tools, frameworks, and HDLs. This enables new methods of creating hardware and systems faster, more simply, and more efficiently. In this paper, the implementation of a system-on-chip (SoC) based on a 32-bit RISC-V processor with lightweight cryptographic accelerator cores in FPGA and an open-source integrating framework is presented. The system consists of a 32-bit VexRiscv processor, written in SpinalHDL, and lightweight cryptographic accelerator cores for the PRINCE block cipher, the PRESENT-80 block cipher, the ChaCha stream cipher, and the SHA3-512 hash function, written in Verilog HDL and optimized for low latency with fewer clock cycles. The primary aim of this work was to develop a customized SoC platform with a register-controlled bus suitable for integrating lightweight cryptographic cores to become compact embedded systems that require encryption functionalities. Additionally, custom firmware was developed to verify the functionality of the SoC with all integrated accelerator cores, and to evaluate the speed of cryptographic processing. The proposed system was successfully implemented in a Xilinx Nexys4 DDR FPGA development board. The resources of the system in the FPGA were low with 11,830 LUTs and 9552 FFs. The proposed system can be applicable to enhancing the security of Internet of Things systems.
Funder
University of Science, VNU-HCM
Subject
Computer Networks and Communications
Reference45 articles.
1. Waterman, A., Lee, Y., Patterson, D.A., and Asanovic, K. (2016). The RISC-V Instruction Set Manual Volume I: User-Level ISA, EECS Department, University of California. 2. Calicchia, L., Ciotoli, V., Cardarilli, G.C., di Nunzio, L., Fazzolari, R., Nannarelli, A., and Re, M. (2019, January 27–29). Digital Signal Processing Accelerator for RISC-V. Proceedings of the 26th IEEE International Conference on Electronics, Circuits and Systems (ICECS), Genoa, Italy. 3. Zhang, G., Zhao, K., Wu, B., Sun, Y., Sun, L., and Liang, F. (2019, January 26–29). A RISC-V based hardware accelerator designed for Yolo object detection system. Proceedings of the 2019 IEEE International Conference of Intelligent Applied Systems on Engineering (ICIASE), Fuzhou, China. 4. Holler, R., Haselberger, D., Ballek, D., Rossler, P., Krapfenbauer, M., and Linauer, M. (2019, January 10–14). Open-Source RISC-V Processor IP Cores for FPGAs—Overview and Evaluation. Proceedings of the 2019 8th Mediterranean Conference on Embedded Computing (MECO), Budva, Montenegro. 5. (2023, May 12). RISC-V Summit 2022: All Your CPUs Belong to Us. Available online: https://www.eetimes.com/risc-v-summit-2022-all-your-cpus-belong-to-us/.
Cited by
3 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献
|
|