Author:
Yuan Haiying,Guo Kun,Sun Xun,Mei Jiaping,Song Hongying
Publisher
Springer Science and Business Media LLC
Subject
Electrical and Electronic Engineering
Reference16 articles.
1. Ahmed N, Tehranipour MH, Nourani M (2004) Low power pattern generation for BIST archite cture. Proceedings of the 2004 International Symposium on Circuits and Systems, ISCAS '04, vol. 2, pp 689–692
2. Basker P, Arulmurugan A (2012) Survey of low power testing of VLSI circuits. Int Conf Comput Commun Inform (ICCCI) 1(7):10
3. Chandra A, Chakrabarty K (2000) Test data compression for system-on-a-chip using Golomb codes. VLSI Test Symposium, 2000. Proceedings 18th IEEE, vol. 113, no. 120
4. Chandra A, Chakrabarty K (2002) Low-power scan testing and test data compression for system-on-a-chip. IEEE Trans Comput Aided Des Integr Circ Syst 21(5):597–604
5. Chandra A, Chakrabarty K (2003) Test data compression and test resource partitioning for system-on-a-chip using frequency-directed run-length (FDR) codes. IEEE Trans Comput 52(8):1076,1088
Cited by
8 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献