Affiliation:
1. School of Information Engineering, Chaohu University, Hefei, Anhui, China
Abstract
With the improvement of System-on-Chip integration, the chip requires an increasingly large amount of test data. To solve the contradiction between the storage capacity and bandwidth of automatic test equipment (ATE), a new method of test data compression/decompression is proposed based on an annular scan chain. Corresponding fault bits of different test patterns are incompatible, moving test patterns in an annular scan chain, makes all of the new corresponding bits of different test patterns be compatible or backward-compatible, so different adjacent test patterns form a new relation that are indirectly compatible or indirectly backward-compatible, achieves the purpose of test data compression by encoding these indirectly compatible test patterns or indirectly backward-compatible test patterns. According to experimental results, the average compression ratio increases by %6.94 to % 15.1 compared with the other schemes, relative decompression architecture is simple. In the annular scan chain, the test pattern moves clockwise with the minimal bits, generating subsequent test patterns quickly, it is advantageous to reduce the test application time of a single IP core.
Funder
University Natural Science Research Project of Anhui Province
Subject
Computer Networks and Communications,Information Systems
Reference23 articles.
1. Minimization of test time in system on chip using artificial intelligence-based test scheduling techniques;G. Chandrasekaran;Neural Computing & Applications,2020
2. Test scheduling of system-on-chip using dragonfly and ant lion optimization algorithms;G. Chandrasekaran;Journal of Intelligent and Fuzzy Systems,2021
3. Test scheduling for system on chip using modified firefly and modified ABC algorithms
4. Hybrid architecture for embedded test compression to process rejected test patterns;S. Huhn
5. Prediction of theoretical limit for test data compression;S. Rooban