Author:
Krishnamohan Tejas,Kim Donghyun,Saraswat Krishna C.
Reference56 articles.
1. R. Chau, “Benchmarking nanotechnology for high performance and low-power logic transistor applications,” IEEE Transactions on Nanotechnology, vol. 4, pp. 153–8, 2005.
2. S. Datta, G. Dewey, M. Doczy, B. Doyle, B. Jin, J. Kavalieros, R. Kotlyar, M. Metz, N. Zelick, and R. Chau, “High mobility Si/SiGe strained channel MOS transistors with HfO2/TiN gate stack” in Technical Digest—International Electron Devices Meeting, pp. 653–6, 2003.
3. T. Tezuka, N. Sugiyama, T. Mizuno, and S. Takagi, “Ultrathin body SiGe-on-insulator pMOSFETs with high-mobility SiGe surface channels,” IEEE Transactions on Electron Devices, vol. 50, pp. 1328–33, 2003.
4. H. Shang, K.-L. Lee, P. Kozlowski, C. D. Emic, I. Babich, E. Sikorski, M. Ieong, H.-S. P. Wong, K. Guarini, and W. Haensch, “Epitaxial silicon and germanium on buried insulator heterostructures and devices,” Applied Physics Letters, vol. 83, pp. 5443–5, 2003.
5. H. Shang, J. O. Cho, X. Wang, P. M. Mooney, K. Lee, J. Rim, K. Ott, K. Chan, K. Guarinin, and M. Ieong, “Channel design and mobility enhancement in strained germanium buried channel MOSFETs” in Digest of Technical Papers—Symposium on VLSI Technology, pp. 204–5, 2004.
Cited by
11 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献