Affiliation:
1. Department of Electrical Engineering, Stanford University, Stanford, CA 94305
2. Department of Mechanical Engineering, Stanford University, Stanford, CA 94305
Abstract
As CMOS transistor gate lengths are scaled below 45nm, thermal device design is becoming an important part of microprocessor engineering. Decreasing dimensions lead to nanometer-scale hot spots in the drain region of the device, which may increase the drain series and source injection electrical resistances. Such trends are accelerated with the introduction of novel materials and nontraditional transistor geometries, like ultrathin body, surround-gate, or nanowire devices, which impede heat conduction. Thermal analysis is complicated by subcontinuum phenomenan including ballistic electron transport, which reshapes the hot spot region compared with classical diffusion theory predictions. Ballistic phonon transport from the hot spot and between material boundaries impedes conduction cooling. The increased surface to volume ratio of novel transistor designs also leads to a larger contribution from material boundary thermal resistance. In this paper we survey trends in transistor geometries and materials, from bulk silicon to carbon nanotubes, along with their implications for the thermal design of electronic systems.
Subject
Electrical and Electronic Engineering,Computer Science Applications,Mechanics of Materials,Electronic, Optical and Magnetic Materials
Reference48 articles.
1. “International Technology Roadmap for Semiconductors (ITRS),” http://public.itrs.net.
2. Low Power Design Challenges for the Decade;Borkar
3. Heating Effects of Clock Drivers in bulk, SOI, and 3-D CMOS;Liu;IEEE Electron Device Lett.
4. Emerging Directions For Packaging Technologies;Mahajan;Intel Technol. J.
5. Sub-Continuum Simulations of Heat Conduction in Silicon-on-Insulator Transistors;Sverdrup;J. Heat Transfer
Cited by
81 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献