Abstract
Abstract
This case study compares the FA success rate and turn-around time of traditional logic-only and true layout-aware scan diagnosis. It discusses the basic process flow, identifies key success factors, and evaluates physical FA and diagnostic test results obtained from six dies randomly selected from a 9.8 M-gate, seven-metal-layer ASIC manufactured in 90 nm technology. As shown, layout-aware diagnosis reduces the defect search area on the die, in some cases, by an order of magnitude, providing the means to diagnosis-driven yield improvements.
Subject
Electrical and Electronic Engineering,Safety, Risk, Reliability and Quality
Cited by
3 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献
1. Product Yield Test and Diagnostics;Electronic Device Failure Analysis Technology Roadmap;2023-11-01
2. Product Yield Test and Diagnostics;Electronic Device Failure Analysis Technology Roadmap;2023-11-01
3. Cell-Aware Scan Diagnosis Using Partially Synchronous Set and Reset;2022 19th International SoC Design Conference (ISOCC);2022-10-19