Power Reduction using Pipeline-Clock Gating Technique in Synchronous Design with FPGA Implementation

Author:

Hameed Ahmed Lateef1,Akawee Mustafa Mahmood2,Hameed Maan3

Affiliation:

1. Diyala Education Directorate Ministry of Education,Diyala,Iraq

2. Imam Aadham University,Department of Fundamentals of Religion,Baghdad,Iraq

3. State Commission for Reservoirs and Dams Ministry of Water Resources, State,Diyala,Iraq

Publisher

IEEE

Reference16 articles.

1. Dynamic Power Reduction in Huffman Design using 130 nm Technology Library

2. Energy Efficient Implementation of 16-Bit ALU using Block Enabled Clock Gating Technique;r;presented at India Conference (INDICON) Annual IEEE,0

3. Low Power Approach for Implementation of Huffman Coding;hameed;ISBN-13 978–620-2-31711-5 & EAN 9786202317115 & Book language English,2018

4. A review of clock gating techniques;j;MIT International Journal of Electronics and Communication Engineering,2011

5. Power reduction using high speed with saving mode clock gating technique

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3