A 3 mW 1.2–3.6 GHz Multi-Phase PLL-Based Clock Generator with TDC Assisted Auto-Calibration of Loop Bandwidth
Author:
Affiliation:
1. Department of Electronic Science and Technology, University of Science and Technology of China, 433 Huangshan Rd, Hefei, Anhui 230027, P. R. China
Abstract
Publisher
World Scientific Pub Co Pte Lt
Subject
Electrical and Electronic Engineering,Hardware and Architecture,Electrical and Electronic Engineering,Hardware and Architecture
Link
https://www.worldscientific.com/doi/pdf/10.1142/S0218126618501177
Reference16 articles.
1. A 80-MHz-to-410-MHz 16-Phases DLL Based on Improved Dead-Zone Open-Loop Phase Detector and Reduced-Gain Charge Pump
2. A low-jitter PLL clock generator for microprocessors with lock range of 340-612 MHz
3. Self-biased high-bandwidth low-jitter 1-to-4096 multiplier clock generator PLL
4. Clock generator IP design in 180 nm CMOS technology
5. A 0.4 ps-RMS-Jitter 1–3 GHz Ring-Oscillator PLL Using Phase-Noise Preamplification
Cited by 4 articles. 订阅此论文施引文献 订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献
1. A Low Spur 5.9-GHz CMOS Frequency Synthesizer with Loop Sampling Filter for C-V2X Applications;Journal of Circuits, Systems and Computers;2023-03-01
2. A high-speed single-photon detection scheme based on frequency domain filtering;Measurement Science and Technology;2022-05-20
3. Design of High Gain Folded Cascode OTA-Based Transconductance–Capacitance Loop Filter for PLL Applications;Journal of Circuits, Systems and Computers;2021-05-12
4. A Low Noise Sub-Gigahertz Fractional-N Frequency Generator with Cascaded FIR;Journal of Circuits, Systems and Computers;2019-02-24
1.学者识别学者识别
2.学术分析学术分析
3.人才评估人才评估
"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370
www.globalauthorid.com
TOP
Copyright © 2019-2024 北京同舟云网络信息技术有限公司 京公网安备11010802033243号 京ICP备18003416号-3