Affiliation:
1. VLSI Design Lab, ABV-Indian Institute of Information Technology & Management, Gwalior, Madhya Pradesh 474010, India
Abstract
Since the last two decades, the trend of device miniaturization has increased to get better performance with a smaller area of the logic functions. In deep submicron regime, the demand of fabrication of nanoscale Complementary metal oxide semiconductor (CMOS) VLSI circuits has increased due to evaluation of modern successful portable systems. Leakage power dissipation and reliability issues are major concerns in deep submicron regime for VLSI chip designers. Power supply voltage has been scaled down to maintain the performance yield in future deep submicron regime. The threshold voltage is the critical parameter to trade-off the performance yield and leakage power dissipation in nanoscaled devices. Low threshold voltage improves the device characteristics with large leakage power in nanoscaled devices. Several leakage reduction techniques at different levels are used to mitigate the leakage power dissipation. Lower leakage power increases the reliability by reducing the cooling cost of the portable systems. In this article, we are presenting the explanatory general review of the commonly used leakage reduction techniques at circuit level. We have analyzed the NAND3 gate using HSPICE EDA tool for leakage power dissipation at different technology nodes in active as well as standby modes. Process, voltage and temperature effects are checked for reliability purpose. Our comparative results and discussion of different leakage reduction techniques are very useful to illustrate the effective technique in active and standby modes.
Publisher
World Scientific Pub Co Pte Lt
Subject
Electrical and Electronic Engineering,Hardware and Architecture,Electrical and Electronic Engineering,Hardware and Architecture
Cited by
17 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献
1. A robust low-power fsm cordic lms filter design for exponential noise removal in pacemaker;International Journal of Electronics;2023-10-09
2. SRAM Cell Leakage Reduction Methodologies for Low Leakage Cache Memories;2023 14th International Conference on Computing Communication and Networking Technologies (ICCCNT);2023-07-06
3. An efficient low power method for FinFET domino OR logic circuit;Microprocessors and Microsystems;2022-11
4. Performance Analysis of Various CMOS SRAM Cells;2022 13th International Conference on Computing Communication and Networking Technologies (ICCCNT);2022-10-03
5. A novel approach for designing of variability aware low‐power logic gates;ETRI Journal;2022-03-03