Abstract
The decrease of surface area is a critical concern for any type of digital circuit. For example, the VLSI approach is used to lower the chip's size, which increases both the device's density and its performance. When it comes to digital circuits, a full adder circuit is a crucial part of any arithmetic processor. A computer, or any other type of computer, will have this component. Most arithmetic operations performed as of now are 64 bits. As a result, we need a sizable amount of room to complete this procedure. We can also take use of these advantages even if we increase the number of bits that need to be processed in parallel. This research attempts to demonstrate how a 4-bit CMOS-based full adder circuit is designed and simulated using Microwind and DSCH at various technology levels. It is then compared to determine if the transistor size may help achieve those benefits. Afterwards. A four-bit binary addition is the goal of the circuit that was built. A 4-bit full adder may be built using a totally automated CMOS design process. The concept and layout of a 4-bit full adder are developed in the initial CMOS design. With nodes of 90, 65 and 45 nm, the designs are produced and modelled utilizing technology. Digital integrated circuits with smaller nodes perform better when compared to those with larger ones, according to simulation findings and distinct outputs.
Reference9 articles.
1. M. H. Bhuyan and Md. M. Ahmed, “Design, Simulation and Comparative Analysis of Performance Parameters of a 4-bit CMOS based Full Adder Circuit using Microwind and DSCH at Various Technology Nodes,” IOSR Journal of VLSI and Signal processing, Feb. 2021.
2. R. Singh and S. Akashe, “New high performance low power 4 bit full adder with reduce ground bounce noise,” in 2013 International Conference on Advanced Electronic Systems (ICAES), PILANI, India, Sep. 2013, pp. 346–349. doi: 10.1109/ICAES.2013.6659428.
3. Nan Zhuang and Haomin Wu, “A new design of the CMOS full adder,” IEEE J. Solid-State Circuits, vol. 27, no. 5, pp. 840–844, May 1992, doi: 10.1109/4.133177.
4. A. M. Shams, T. K. Darwish, and M. A. Bayoumi, “Performance analysis of low-power 1-bit CMOS full adder cells,” IEEE Trans. VLSI Syst., vol. 10, no. 1, pp. 20–29, Feb. 2002, doi: 10.1109/92.988727.
5. A. Sharma and P. Sharma, “Area and power efficient 4-bit comparator design by using 1-bit full adder module,” in 2014 International Conference on Parallel, Distributed and Grid Computing, Solan, India, Dec. 2014, pp. 1–6. doi: 10.1109/PDGC.2014.7030705.
Cited by
1 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献
1. Design and Analysis of Full Adder Using 0.6 Micron CMOS Technology;Malaysian Journal of Science and Advanced Technology;2023-02-27