Abstract
The commercialisation of Silicon Carbide devices and circuits require high performance, miniaturised devices which are energy efficient and can function on the limited power resources available in harsh environments. The high temperature Technology Computer Aided Design (TCAD) simulation model has been used to design and optimise a potential commercial device to meet the current challenges faced by Silicon Carbide technology. In this paper we report a new methodology to optimise the design of high temperature four terminal enhancement mode n-and p-JFETs for Complementary JFET (CJFET) logic.
Publisher
Trans Tech Publications, Ltd.
Reference15 articles.
1. H. Habib, et al.: submitted to Advanced Materials Research (2012).
2. Sentaurus Structure Editor User Guide (v. 2009).
3. Sentaurus Device User Guide (v. 2009).
4. H. Habib, et al.: Materials Science Forum, vol. 679-680 (2011), pp.401-404.
5. M. Le-Huu, et al.: Materials Science Forum, vol. 645-648 (2010), pp.1143-1146.
Cited by
2 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献