Affiliation:
1. Korea Advanced Institute of Science and Technology (KAIST)
2. Hongik University
Abstract
Electroplating of copper in via filling is very important in 3D SiP (System in Packaging).
Defect free via filling can be obtained through additive in the electrolyte and current type control. Via
in Si wafer were formed by RIE method with 170 &m depth and 50 &m in diameter. Seed layers were
deposited by ionized metal plasma (IMP) sputtering; Ta for diffusion barrier, Cu for conductive layer.
Via was filled with copper by electroplating method. Different types of additives were used in via
filling; PEG, SPS, Cl- and JGB. Defects in via were controlled and eliminated by precise monitoring
of additive concentration and input current. The optimum condition of electroplating was determined
by getting cross-sectional images of filled vias and by determining the degree of via filling.
Publisher
Trans Tech Publications, Ltd.
Subject
Condensed Matter Physics,General Materials Science,Atomic and Molecular Physics, and Optics
Cited by
1 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献