Implementation of Word Level Parallel Processing Unfolding Algorithm using VHDL
-
Published:2019-08-30
Issue:6
Volume:8
Page:664-667
-
ISSN:2249-8958
-
Container-title:International Journal of Engineering and Advanced Technology
-
language:
-
Short-container-title:IJEAT
Author:
Kumar* Dr. Manoj, ,Ram Karni,
Abstract
Aim of this paper is to apply the unfolding algorithm to FIR (Finite Impulse Response) and IIR (Infinite Impulse Response) filter and compare with original filter and parallel processing filters architecture. FIR filter and IIR filter are implemented by using VHDL (Very High Speed Integrated Circuit Hardware Description Language).In this paper, 2-parallel processing and 3-parallel processing of FIR and IIR filter are implemented and FIR and IIR filter are also implemented with unfolding factor 2 and unfolding factor 3 using VHDL. The simulation is done on Artix-7 series FPGA, target device (xc7a200tfbg676) (speed grade -1) using VIVADO 2016.3. Implemented design works on 1200 KHz clock whereas parallel inputs are generated on 3600 KHz clock. The proposed technique reduces the critical path delay in comparison with existing literature. Also, the experimental result shows that the speed for 3-unfolded IIR filter is more than 3-parallel IIR filter.
Publisher
Blue Eyes Intelligence Engineering and Sciences Engineering and Sciences Publication - BEIESP
Subject
Computer Science Applications,General Engineering,Environmental Engineering
Cited by
2 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献
1. Low Power and High Throughput 12-Tap FIR Filter Using Unfolding Algorithm;2024 IEEE International Conference on Information Technology, Electronics and Intelligent Communication Systems (ICITEICS);2024-06-28
2. Design and Implementation of Third Order Low Pass Digital FIR Filter using Pipelining Retiming Technique;International Journal of Engineering and Advanced Technology;2021-04-30