Delay-Optimistic Multiplier Design using Parallel Prefix Adder with Compressors
-
Published:2023-03-30
Issue:4
Volume:12
Page:8-14
-
ISSN:2278-3075
-
Container-title:International Journal of Innovative Technology and Exploring Engineering
-
language:
-
Short-container-title:IJITEE
Author:
Ravindra Dr. J.V.R.ORCID, , Chaitanya ChavaORCID, Pranya KasamORCID, Sahiti VaddemORCID, , ,
Abstract
This article provides an illustration of the design process for 5-2 and 7-2 compressors operating at extremely high speeds. When compared to the prior designs, the new approach significantly reduced the gate-level delay while maintaining an appropriate overall transistor and gate count. With the help of 7:2 and 5:2 compressor infusion, when compared to earlier designs, the gate-level latency has been significantly decreased while the overall transistor and gate counts have remained within acceptable bounds. The technique was created for the 5-2 compressor and expanded for the 7-2 design, which exhibits higher speed performance enhancement for these architectures. To increase performance in terms of latency, we can switch out the ripple carry adder at the last addition for a parallel prefix adder. In addition, careful design considerations were taken to keep other factors, such as power and activity, within reasonable bounds. The best-reported circuits have also undergone redesigns, and the parasitic components of those circuits have been eliminated using the same method to produce a fair comparison. Using a common 16 × 16-bit multiplier, the performance of the built compressor blocks has also been assessed.
Publisher
Blue Eyes Intelligence Engineering and Sciences Engineering and Sciences Publication - BEIESP
Subject
Electrical and Electronic Engineering,Mechanics of Materials,Civil and Structural Engineering,General Computer Science
Reference20 articles.
1. A. Fathi, S. Azizian, K. Hadidi, and A. Khoei, "A novel and very fast 4-2 compressor for high-speed arithmetic operations," IEICE Trans. Electron., vols. E95, no. 4, pp. 710-712, 2012. [CrossRef] 2. I. S. Abu-Khater, A. Bellaouar, and M. I. Elmasry, "Circuit techniques for CMOS low-power high-performance multipliers," IEEE J. Solid-State Circuits, vol. 31, no. 10, pp. 1535-1546, Oct. 1996. [CrossRef] 3. O. Kwon, K. Nowka, and E. E. Swartzlander, "A 16-bit × 16-bit MAC design using fast 5:2 compressors," in Proc. IEEE Int. Conf. Appl.- Specific Syst., Archit., Processors, Jul. 2000, pp. 235-243. 4. W.-C. Yeh and C.-W. Jen, "High-speed booth encoded parallel multiplier design," IEEE Trans. Comput., vol. 49, no. 7, pp. 692-701, Jul. 2000. [CrossRef] 5. A. M. Shams, T. K. Darwish, and M. A. Bayoumi, "Performance analysis of low-power 1-bit CMOS full adder cells," IEEE Trans. Very Large Scale Integr. (VLSI) Syst., vol. 10, no. 1, pp. 20-29, Feb. 2002. [CrossRef]
|
|