A High-Speed Low-Energy One-Trit Ternary Multiplier Circuit Design in CNTFET Technology

Author:

Abbasian ErfanORCID,Nayeri MahdiehORCID

Abstract

Contemporary system-on-chip-based applications are battery-powered. To increase the operation time, they need various low-power/energy circuits. Carbon nanotube field-effect transistor (CNTFET) is a potential alternative to complementary metal-oxide-semiconductor for power/energy-efficient circuits implementation due to offering high performance. Another way to reduce power/energy consumption in a circuit is to use multiple-valued logic, especially ternary logic, which has three logical states. This paper presents a novel 1-trit ternary multiplier circuit with 23 transistors based on only unary operators of the ternary logic system and the dual-supply voltages technique. The proposed design does not use the ternary decoder/encoder, logic gates, cascading transmission gates, and ternary multiplexer to reduce the transistors count, delay, power, and energy. The Stanford CNTFET model in the 32 nm technology node is used to simulate the proposed design. The delay, power, and delay-power-product (PDP) of the proposed design at 0.9 V are 0.026 ns, 0.139 μW, and 3.614 aJ, respectively. It offers improvements between 50% and 61.19% in delay and between 52.72% and 59.75% in PDP compared to previously published multiplier circuits, which are based on the dual-supply voltages and use 23 transistors. These improvements make the proposed design a good candidate for the design of the next generation of multiplier circuits in arithmetic blocks.

Publisher

The Electrochemical Society

Subject

Electronic, Optical and Magnetic Materials

Reference21 articles.

1. A half adder design based on ternary multiplexers in carbon nano-tube field effect transistor (CNFET) technology;Nikbakht;ECS J. Solid State Sci. Technol.,2020

2. Design of energy-efficient and robust ternary circuits for nanotechnology;Moaiyeri;IET Circuits, Devices & Systems,2011

3. A systematic method to design efficient ternary high performance CNTFET-based logic cells;Zarandi;IEEE Access,2020

4. A low-power dynamic ternary full adder using carbon nanotube field-effect transistors;Sardroudi;AEU-International Journal of Electronics and Communications,2021

5. Design of high stability, low power and high speed 12 T SRAM cell in 32 nm CNTFET technology;Mani;AEU-International Journal of Electronics and Communications,2022

Cited by 9 articles. 订阅此论文施引文献 订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献

1. CNTFET-based digital arithmetic circuit designs in ternary logic with improved performance;e-Prime - Advances in Electrical Engineering, Electronics and Energy;2024-03

2. Energy-Efficient High-Speed dynamic logic-based One-Trit multiplier in CNTFET technology;AEU - International Journal of Electronics and Communications;2024-02

3. A power/energy-efficient, process-variation-resilient multiplier using graphene nanoribbon technology and ternary logic;AEU - International Journal of Electronics and Communications;2023-12

4. Design of ternary full-adder and full-subtractor using pseudo NCNTFETs;e-Prime - Advances in Electrical Engineering, Electronics and Energy;2023-12

5. Performance Analysis of Standard Quaternary Inverters for Noise Margin;2023 International Conference on Ambient Intelligence, Knowledge Informatics and Industrial Electronics (AIKIIE);2023-11-02

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3