Author:
Cantoro Mirco,Merckling Clement,Jiang Sijia,Guo Weiming,Waldron Niamh,Bender Hugo,Moussa Alain,Douhard Bastien,Vandervorst Wilfried,Heyns Marc M.,Dekoster Johan,Loo Roger,Caymax Matty
Abstract
We report two approaches to integrate high quality III-V templates with low defectivity on Si wafers by epitaxial growth. The first approach is based on blanket, InGaAs-based Strain Relaxed Buffers grown by MOVPE on 200mm Si, and the second on the selective area MOVPE of InP in Shallow Trench Isolation structures patterned on 300mm Si. Both structures are characterized structurally and show the efficient trapping and annihilation of defects propagating from the Si/III-V interface. We believe these two approaches represent viable alternatives towards the realization of CMOS-compatible III-V templates and stacks for high-performance devices monolithically integrated on Si.
Publisher
The Electrochemical Society
Cited by
3 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献