Power optimization in TSPC D flip-flop based 4-bit counter

Author:

Varun 1,Bal Krishan1,Rohit Tripathi1

Affiliation:

1. YMCA University of Science and Technology

Abstract

In the present communication, the basic D flip flop has been considered with TSPC (True Single Phase Clock) logic for designing a novel 4-bit counter on 45 and 32nm technology. Here, it was with average power of 309 μWatts and 166.8 μWatts, which is very high on the respective technologies. The challenge is to reduce the average power and off state leakage power. To consider the challenge, two different techniques have been considered for power saving as, sleeping transistors and technique, modified TSPC D flip-flop (modified version In comparative study of simulations, it is observed that employing modified version of TSPC D flip-flop shows the most optimum results in terms of propagation delays and average power. Average power has been obtained as 260.3 μWatts which is 15.76% less than base counter on 45nm technology, and 133.2 μWatts which is 20.14 % less on 32nm technology. Moreover, Transistor sizing has also been used for separate analysis in which case the average power consumption has been found most minimum in 6/4 aspect ratio as 196.6 μWatts and 70.31 μWatts in both technologies respectively, among 6/4, 5/3 and 4/2 ratios.

Publisher

i-manager Publications

Subject

General Medicine

Reference17 articles.

1. Asthana, A., & Akashe, S. (2013). Power efficient d flip flop circuit using mtcmos technique in deep submicron technology. International Journal of Engineering Research & Technology, 2(11), 1785-1791.

2. Babu, A. (2014). Power optimization techniques at circuit and device level in digital cmos vlsi–A review. International Journal of Engineering Research & Technology (IJERT), 3(11), 375-379.

3. Design of Low Power Adaptive Pulse TriggeredFlip-Flop Using Modified Clock Gating Schemeat 90nm Technology

4. Krishnan, A. R., & Tony, D. (2015). TSPC based state look ahead counter. International Journal of Advanced Research, 3(11), 1553–1557.

5. Mano, M. M. (1979). Digital Logic and Computer Design. Pearson College Div.

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3