Affiliation:
1. Dr NGP Institute of Technology
2. Sri Eshwar College of Engineering
Abstract
Adders are used in processing units such as Arithmetic and Logic Units (ALUs) as an essential building block, and in many blocks of microprocessor chips critical path, adders occupy an important place. Hence reducing power, area and increasing the speed of adders are significantly important. This paper proposes a modified structure of Carry Skip Adder (CSKA) with a reduction in consumption of power and area without affecting the speed when compared with the conventional adder structures. In order to get better effectiveness of the modified CSKA by including concatenation, incrementation schemes, and variable latency for the proposed hybrid structure, which reduces the power utilized without affecting the operating speed of the adder. The modified structure in CSKA helps in improving the slack time, which further reduces the voltage with the parallel structure. Experimental results show that the 32-bit implementation of the proposed adder has a significant power reduction of 42% and 38.3%, area reduction of 27%, and 18.3% with respect to Conventional CSKA and CI CSKA adder with a little over ahead in delay. The proposed adder is used to implement a 5-tap FIR filter which shows a significant reduction in power consumption and area.
Publisher
El-Cezeri: Journal of Science and Engineering
Subject
General Physics and Astronomy,General Engineering,General Chemical Engineering,General Chemistry,General Computer Science
Reference28 articles.
1. Alioto M. and Palumbo G 2003, “A simple strategy for optimized design of one-level carry-skip adders‟, IEEE Trans. Circuits Syst. I, Fundam. Theory Appl., vol. 50, no. 1, 141–148.
2. Chen et al. Y 2010, “Variable-latency adder (VL-adder) designs for low power and NBTI tolerance”, IEEE Trans. Very Large Scale Integr. (VLSI) Syst., vol. 18, no. 11, 1621–1624.
3. Chen Y., Li H., Li J., and Koh C.K 2007, “Variable-latency adder (VL-adder): New arithmetic circuit design practice to overcome NBTI”, ACM/IEEE Int. Symp. Low Power Electron. Design (ISLPED), 195–200.
4. Chirca et al K 2004, “A static low-power, high-performance 32-bit carry skip adder”, in Proc. Euromicro Symp. Digit. Syst. Design (DSD),615–619.
5. Gayles E., Owens R. M., and Irwin M. J 1996, “Low power circuit techniques for fast carry-skip adders”, Proc. 1996 Midwest Symp. Circuits and Systems,87-90.
Cited by
1 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献
1. Introduction to Neuromorphic Computing Systems;Advances in Systems Analysis, Software Engineering, and High Performance Computing;2023-06-16